亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dffe.rpt

?? 服務器的的板在載控制器的AHDL程序,包括原理圖編譯,用在EPM7128上(CPLD).
?? RPT
字號:
Project Information                                        d:\digital\dffe.rpt

MAX+plus II Compiler Report File
Version 9.21 2/10/99
Compiled: 09/03/2002 16:59:30

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

dffe      EPM7128SLC84-6   5        1        0      1       0           0  %

User Pins:                 5        1        0  



Project Information                                        d:\digital\dffe.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'in' chosen for auto global Clock
INFO: Signal 'c' chosen for auto global Clear


Device-Specific Information:                               d:\digital\dffe.rpt
dffe

***** Logic for device 'dffe' compiled without errors.




Device: EPM7128SLC84-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

                    R  R     R  R  R                    R  R  R     R  R  R  
                    E  E     E  E  E                    E  E  E     E  E  E  
                    S  S     S  S  S  V                 S  S  S     S  S  S  
                    E  E     E  E  E  C                 E  E  E  V  E  E  E  
                    R  R     R  R  R  C                 R  R  R  C  R  R  R  
                    V  V  G  V  V  V  I  G     G     G  V  V  V  C  V  V  V  
                    E  E  N  E  E  E  N  N     N  i  N  E  E  E  I  E  E  E  
              e  d  D  D  D  D  D  D  T  D  c  D  n  D  D  D  D  O  D  D  D  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
       p | 12                                                              74 | RESERVED 
   VCCIO | 13                                                              73 | out 
    #TDI | 14                                                              72 | GND 
RESERVED | 15                                                              71 | #TDO 
RESERVED | 16                                                              70 | RESERVED 
RESERVED | 17                                                              69 | RESERVED 
RESERVED | 18                                                              68 | RESERVED 
     GND | 19                                                              67 | RESERVED 
RESERVED | 20                                                              66 | VCCIO 
RESERVED | 21                                                              65 | RESERVED 
RESERVED | 22                        EPM7128SLC84-6                        64 | RESERVED 
    #TMS | 23                                                              63 | RESERVED 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | RESERVED 
   VCCIO | 26                                                              60 | RESERVED 
RESERVED | 27                                                              59 | GND 
RESERVED | 28                                                              58 | RESERVED 
RESERVED | 29                                                              57 | RESERVED 
RESERVED | 30                                                              56 | RESERVED 
RESERVED | 31                                                              55 | RESERVED 
     GND | 32                                                              54 | RESERVED 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              R  R  R  R  R  V  R  R  R  G  V  R  R  R  G  R  R  R  R  R  V  
              E  E  E  E  E  C  E  E  E  N  C  E  E  E  N  E  E  E  E  E  C  
              S  S  S  S  S  C  S  S  S  D  C  S  S  S  D  S  S  S  S  S  C  
              E  E  E  E  E  I  E  E  E     I  E  E  E     E  E  E  E  E  I  
              R  R  R  R  R  O  R  R  R     N  R  R  R     R  R  R  R  R  O  
              V  V  V  V  V     V  V  V     T  V  V  V     V  V  V  V  V     
              E  E  E  E  E     E  E  E        E  E  E     E  E  E  E  E     
              D  D  D  D  D     D  D  D        D  D  D     D  D  D  D  D     


N.C. = No Connect, This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               d:\digital\dffe.rpt
dffe

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/ 8( 37%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
E:    LC65 - LC80     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
F:    LC81 - LC96     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
G:   LC97 - LC112     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
H:  LC113 - LC128     1/16(  6%)   1/ 8( 12%)   0/16(  0%)   3/36(  8%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                             8/64     ( 12%)
Total logic cells used:                          1/128    (  0%)
Total shareable expanders used:                  0/128    (  0%)
Total Turbo logic cells used:                    1/128    (  0%)
Total shareable expanders not available (n/a):   0/128    (  0%)
Average fan-in:                                  5.00
Total fan-in:                                     5

Total input pins required:                       5
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      1
Total flipflops required:                        1
Total product terms required:                    3
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/ 128   (  0%)



Device-Specific Information:                               d:\digital\dffe.rpt
dffe

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   1      -   -       INPUT  G            0      0   0    0    0    0    0  c
  10    (6)  (A)      INPUT               0      0   0    0    0    1    0  d
  11    (5)  (A)      INPUT               0      0   0    0    0    1    0  e
  83      -   -       INPUT  G            0      0   0    0    0    0    0  in
  12    (3)  (A)      INPUT               0      0   0    0    0    1    0  p


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               d:\digital\dffe.rpt
dffe

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  73    115    H         FF   +  t        0      0   0    3    0    0    0  out


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\digital\dffe.rpt
dffe

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'H':

           Logic cells placed in LAB 'H'
        +- LC115 out
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'H'
LC      | | A B C D E F G H |     Logic cells that feed LAB 'H':

Pin
1    -> - | - - - - - - - - | <-- c
10   -> * | - - - - - - - * | <-- d
11   -> * | - - - - - - - * | <-- e
83   -> - | - - - - - - - - | <-- in
12   -> * | - - - - - - - * | <-- p


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               d:\digital\dffe.rpt
dffe

** EQUATIONS **

c        : INPUT;
d        : INPUT;
e        : INPUT;
in       : INPUT;
p        : INPUT;

-- Node name is 'out' = ':1' 
-- Equation name is 'out', type is output 
 out     = DFFE( d $  GND, GLOBAL( in), GLOBAL( c),  p,  e);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        d:\digital\dffe.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,914K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩一区二区三区视频| 欧美麻豆精品久久久久久| 三级一区在线视频先锋| 国产精品女主播av| 国产精品第一页第二页第三页| 久久久99精品免费观看不卡| 久久久美女艺术照精彩视频福利播放| 91精品国产综合久久福利 | 久久精品欧美日韩| 欧美成人一区二区三区片免费| 欧美精品自拍偷拍| 欧美一区二区三区精品| 日韩午夜中文字幕| 久久综合狠狠综合久久激情 | 日韩欧美中文字幕制服| 日韩欧美高清dvd碟片| 精品国产免费视频| 亚洲国产精华液网站w | 一本到不卡精品视频在线观看| 99麻豆久久久国产精品免费| 在线中文字幕不卡| 91精品欧美一区二区三区综合在 | 国产亚洲一本大道中文在线| 国产视频视频一区| 精品一区二区三区久久| 国产乱码精品一区二区三| 国产成人免费在线观看不卡| 91在线丨porny丨国产| 欧美日本乱大交xxxxx| 2023国产精品自拍| 一区二区三区自拍| 国产麻豆精品在线观看| voyeur盗摄精品| 欧美丰满少妇xxxxx高潮对白| 精品日韩欧美一区二区| 亚洲色图视频网| 久久精品国产亚洲一区二区三区| 丰满岳乱妇一区二区三区| 在线观看网站黄不卡| 久久蜜桃一区二区| 偷拍亚洲欧洲综合| www.日韩av| 久久精品人人做人人爽97| 伊人婷婷欧美激情| 国产乱人伦偷精品视频免下载| 91浏览器打开| 国产日韩精品一区| 男人的天堂久久精品| av亚洲精华国产精华| 精品卡一卡二卡三卡四在线| 一区二区三区四区亚洲| 国产69精品久久久久毛片| 欧美另类高清zo欧美| 亚洲欧洲精品成人久久奇米网| 久久精品国产亚洲高清剧情介绍| 色8久久人人97超碰香蕉987| 国产人成亚洲第一网站在线播放 | 99精品国产99久久久久久白柏| 欧美一区在线视频| 亚洲国产wwwccc36天堂| 99精品国产视频| 国产精品久久久久一区二区三区共| 日日欢夜夜爽一区| 亚洲国产精品传媒在线观看| 日韩不卡一区二区三区| 欧美日韩免费观看一区三区| 18成人在线观看| 国产成人免费视频一区| 久久综合色之久久综合| 久久超碰97中文字幕| 91麻豆精品国产自产在线观看一区 | 成人美女视频在线看| 久久久精品影视| 国产一区二区三区免费观看| 日韩欧美高清dvd碟片| 美国av一区二区| 日韩精品一区二| 国产一区美女在线| 久久综合999| 国产成人在线观看免费网站| 久久综合久久综合亚洲| 国产一区二区不卡老阿姨| 久久久精品免费观看| 国产精品自拍三区| 日本一区二区视频在线| 成人爱爱电影网址| 亚洲黄色性网站| 欧美性感一区二区三区| 日韩av一级电影| 欧美sm极限捆绑bd| 国产69精品久久久久777| 亚洲欧美日韩中文字幕一区二区三区 | 91久久一区二区| 五月天激情综合网| 日韩免费性生活视频播放| 精品一区二区三区日韩| 中文字幕欧美三区| 在线免费亚洲电影| 日本欧美一区二区在线观看| 久久嫩草精品久久久精品一| 日韩美女天天操| 成人黄色777网| 亚洲第一久久影院| 26uuu久久天堂性欧美| 色综合中文字幕国产| 亚洲国产一区二区三区| 精品国产欧美一区二区| 99久久er热在这里只有精品66| 亚洲国产日韩a在线播放性色| 91精品国产入口| 成人黄色av电影| 免费的国产精品| 亚洲欧洲综合另类| 精品国产一区二区亚洲人成毛片| www.色综合.com| 久久国产精品99久久人人澡| 中文字幕在线观看一区二区| 欧美一级二级三级乱码| 色婷婷精品大在线视频| 狠狠色伊人亚洲综合成人| 一区二区三区在线免费视频| 久久一二三国产| 欧美日韩极品在线观看一区| 成人黄色大片在线观看| 免费看精品久久片| 一区二区三区资源| 国产精品毛片a∨一区二区三区| 7777精品伊人久久久大香线蕉| 成人看片黄a免费看在线| 麻豆视频一区二区| 亚洲国产视频在线| 国产成人在线影院| 性做久久久久久免费观看| 欧美国产日韩在线观看| 日韩视频一区二区三区| 欧美在线色视频| 99精品桃花视频在线观看| 国产精品18久久久久久久久| 免费人成网站在线观看欧美高清| 一区二区不卡在线播放 | 国产乱子伦视频一区二区三区| 香蕉av福利精品导航| 亚洲精品成人a在线观看| 国产精品国产三级国产普通话99| 精品国产乱码久久久久久久久| 欧美日韩一二区| 精品视频123区在线观看| 色嗨嗨av一区二区三区| 色综合一区二区| 不卡欧美aaaaa| 成人精品在线视频观看| 成人一二三区视频| 成人app软件下载大全免费| 国产成人精品一区二区三区网站观看| 老司机精品视频线观看86| 美女诱惑一区二区| 久久av老司机精品网站导航| 精品一二线国产| 国产伦精品一区二区三区视频青涩| 久久精品国产久精国产爱| 国产乱淫av一区二区三区| 国产麻豆精品视频| av在线一区二区| 91麻豆高清视频| 精品视频在线视频| 欧美一区二区三区白人| 91精品久久久久久久99蜜桃| 日韩一区二区三区四区五区六区| 日韩一区二区三区四区 | 欧美婷婷六月丁香综合色| 欧美日韩亚洲综合一区二区三区| 在线播放91灌醉迷j高跟美女| 91精品国产91热久久久做人人| 亚洲精品一区二区三区香蕉 | 这里是久久伊人| 成人免费不卡视频| 99久久国产综合精品女不卡| 欧美日韩中文字幕精品| 欧美xxxx在线观看| 亚洲乱码国产乱码精品精98午夜| 国产视频亚洲色图| 一区二区三区色| 日韩欧美中文字幕制服| 国产精品激情偷乱一区二区∴| 精品一区二区三区视频在线观看| 在线播放国产精品二区一二区四区| 亚洲乱码国产乱码精品精小说| 成人永久看片免费视频天堂| 久久午夜羞羞影院免费观看| 毛片av一区二区三区| 91精品在线观看入口| 午夜精品一区在线观看| 欧美日韩视频第一区| 亚洲国产视频网站| 欧美麻豆精品久久久久久| 亚洲bdsm女犯bdsm网站| 欧洲av一区二区嗯嗯嗯啊| 亚洲免费视频中文字幕| 91丝袜呻吟高潮美腿白嫩在线观看| 国产午夜一区二区三区|