亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? box.map.eqn

?? 用vhdl語言編寫的基于FPGA的波形發(fā)生器。對(duì)于做實(shí)驗(yàn)需要產(chǎn)生的波形非常有用。
?? EQN
?? 第 1 頁 / 共 5 頁
字號(hào):
-- Copyright (C) 1991-2006 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--LB1_q_a[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[0]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[0]_PORT_A_data_in = VCC;
LB1_q_a[0]_PORT_A_data_in_reg = DFFE(LB1_q_a[0]_PORT_A_data_in, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_a[0]_PORT_B_data_in_reg = DFFE(LB1_q_a[0]_PORT_B_data_in, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[0]_PORT_A_address_reg = DFFE(LB1_q_a[0]_PORT_A_address, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[0]_PORT_B_address_reg = DFFE(LB1_q_a[0]_PORT_B_address, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_write_enable = GND;
LB1_q_a[0]_PORT_A_write_enable_reg = DFFE(LB1_q_a[0]_PORT_A_write_enable, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_write_enable = MB1L2;
LB1_q_a[0]_PORT_B_write_enable_reg = DFFE(LB1_q_a[0]_PORT_B_write_enable, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_clock_0 = NB1__clk0;
LB1_q_a[0]_clock_1 = A1L5;
LB1_q_a[0]_PORT_A_data_out = MEMORY(LB1_q_a[0]_PORT_A_data_in_reg, LB1_q_a[0]_PORT_B_data_in_reg, LB1_q_a[0]_PORT_A_address_reg, LB1_q_a[0]_PORT_B_address_reg, LB1_q_a[0]_PORT_A_write_enable_reg, LB1_q_a[0]_PORT_B_write_enable_reg, , , LB1_q_a[0]_clock_0, LB1_q_a[0]_clock_1, , , , );
LB1_q_a[0] = LB1_q_a[0]_PORT_A_data_out[0];

--LB1_q_b[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[0]
LB1_q_b[0]_PORT_A_data_in = VCC;
LB1_q_b[0]_PORT_A_data_in_reg = DFFE(LB1_q_b[0]_PORT_A_data_in, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_b[0]_PORT_B_data_in_reg = DFFE(LB1_q_b[0]_PORT_B_data_in, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[0]_PORT_A_address_reg = DFFE(LB1_q_b[0]_PORT_A_address, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[0]_PORT_B_address_reg = DFFE(LB1_q_b[0]_PORT_B_address, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_write_enable = GND;
LB1_q_b[0]_PORT_A_write_enable_reg = DFFE(LB1_q_b[0]_PORT_A_write_enable, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_write_enable = MB1L2;
LB1_q_b[0]_PORT_B_write_enable_reg = DFFE(LB1_q_b[0]_PORT_B_write_enable, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_clock_0 = NB1__clk0;
LB1_q_b[0]_clock_1 = A1L5;
LB1_q_b[0]_PORT_B_data_out = MEMORY(LB1_q_b[0]_PORT_A_data_in_reg, LB1_q_b[0]_PORT_B_data_in_reg, LB1_q_b[0]_PORT_A_address_reg, LB1_q_b[0]_PORT_B_address_reg, LB1_q_b[0]_PORT_A_write_enable_reg, LB1_q_b[0]_PORT_B_write_enable_reg, , , LB1_q_b[0]_clock_0, LB1_q_b[0]_clock_1, , , , );
LB1_q_b[0] = LB1_q_b[0]_PORT_B_data_out[0];


--LB1_q_a[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[1]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[1]_PORT_A_data_in = VCC;
LB1_q_a[1]_PORT_A_data_in_reg = DFFE(LB1_q_a[1]_PORT_A_data_in, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_a[1]_PORT_B_data_in_reg = DFFE(LB1_q_a[1]_PORT_B_data_in, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[1]_PORT_A_address_reg = DFFE(LB1_q_a[1]_PORT_A_address, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[1]_PORT_B_address_reg = DFFE(LB1_q_a[1]_PORT_B_address, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_write_enable = GND;
LB1_q_a[1]_PORT_A_write_enable_reg = DFFE(LB1_q_a[1]_PORT_A_write_enable, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_write_enable = MB1L2;
LB1_q_a[1]_PORT_B_write_enable_reg = DFFE(LB1_q_a[1]_PORT_B_write_enable, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_clock_0 = NB1__clk0;
LB1_q_a[1]_clock_1 = A1L5;
LB1_q_a[1]_PORT_A_data_out = MEMORY(LB1_q_a[1]_PORT_A_data_in_reg, LB1_q_a[1]_PORT_B_data_in_reg, LB1_q_a[1]_PORT_A_address_reg, LB1_q_a[1]_PORT_B_address_reg, LB1_q_a[1]_PORT_A_write_enable_reg, LB1_q_a[1]_PORT_B_write_enable_reg, , , LB1_q_a[1]_clock_0, LB1_q_a[1]_clock_1, , , , );
LB1_q_a[1] = LB1_q_a[1]_PORT_A_data_out[0];

--LB1_q_b[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[1]
LB1_q_b[1]_PORT_A_data_in = VCC;
LB1_q_b[1]_PORT_A_data_in_reg = DFFE(LB1_q_b[1]_PORT_A_data_in, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_b[1]_PORT_B_data_in_reg = DFFE(LB1_q_b[1]_PORT_B_data_in, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[1]_PORT_A_address_reg = DFFE(LB1_q_b[1]_PORT_A_address, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[1]_PORT_B_address_reg = DFFE(LB1_q_b[1]_PORT_B_address, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_write_enable = GND;
LB1_q_b[1]_PORT_A_write_enable_reg = DFFE(LB1_q_b[1]_PORT_A_write_enable, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_write_enable = MB1L2;
LB1_q_b[1]_PORT_B_write_enable_reg = DFFE(LB1_q_b[1]_PORT_B_write_enable, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_clock_0 = NB1__clk0;
LB1_q_b[1]_clock_1 = A1L5;
LB1_q_b[1]_PORT_B_data_out = MEMORY(LB1_q_b[1]_PORT_A_data_in_reg, LB1_q_b[1]_PORT_B_data_in_reg, LB1_q_b[1]_PORT_A_address_reg, LB1_q_b[1]_PORT_B_address_reg, LB1_q_b[1]_PORT_A_write_enable_reg, LB1_q_b[1]_PORT_B_write_enable_reg, , , LB1_q_b[1]_clock_0, LB1_q_b[1]_clock_1, , , , );
LB1_q_b[1] = LB1_q_b[1]_PORT_B_data_out[0];


--LB1_q_a[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[2]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[2]_PORT_A_data_in = VCC;
LB1_q_a[2]_PORT_A_data_in_reg = DFFE(LB1_q_a[2]_PORT_A_data_in, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_a[2]_PORT_B_data_in_reg = DFFE(LB1_q_a[2]_PORT_B_data_in, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[2]_PORT_A_address_reg = DFFE(LB1_q_a[2]_PORT_A_address, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[2]_PORT_B_address_reg = DFFE(LB1_q_a[2]_PORT_B_address, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_write_enable = GND;
LB1_q_a[2]_PORT_A_write_enable_reg = DFFE(LB1_q_a[2]_PORT_A_write_enable, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_write_enable = MB1L2;
LB1_q_a[2]_PORT_B_write_enable_reg = DFFE(LB1_q_a[2]_PORT_B_write_enable, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_clock_0 = NB1__clk0;
LB1_q_a[2]_clock_1 = A1L5;
LB1_q_a[2]_PORT_A_data_out = MEMORY(LB1_q_a[2]_PORT_A_data_in_reg, LB1_q_a[2]_PORT_B_data_in_reg, LB1_q_a[2]_PORT_A_address_reg, LB1_q_a[2]_PORT_B_address_reg, LB1_q_a[2]_PORT_A_write_enable_reg, LB1_q_a[2]_PORT_B_write_enable_reg, , , LB1_q_a[2]_clock_0, LB1_q_a[2]_clock_1, , , , );
LB1_q_a[2] = LB1_q_a[2]_PORT_A_data_out[0];

--LB1_q_b[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[2]
LB1_q_b[2]_PORT_A_data_in = VCC;
LB1_q_b[2]_PORT_A_data_in_reg = DFFE(LB1_q_b[2]_PORT_A_data_in, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_b[2]_PORT_B_data_in_reg = DFFE(LB1_q_b[2]_PORT_B_data_in, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[2]_PORT_A_address_reg = DFFE(LB1_q_b[2]_PORT_A_address, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[2]_PORT_B_address_reg = DFFE(LB1_q_b[2]_PORT_B_address, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_write_enable = GND;
LB1_q_b[2]_PORT_A_write_enable_reg = DFFE(LB1_q_b[2]_PORT_A_write_enable, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_write_enable = MB1L2;
LB1_q_b[2]_PORT_B_write_enable_reg = DFFE(LB1_q_b[2]_PORT_B_write_enable, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_clock_0 = NB1__clk0;
LB1_q_b[2]_clock_1 = A1L5;
LB1_q_b[2]_PORT_B_data_out = MEMORY(LB1_q_b[2]_PORT_A_data_in_reg, LB1_q_b[2]_PORT_B_data_in_reg, LB1_q_b[2]_PORT_A_address_reg, LB1_q_b[2]_PORT_B_address_reg, LB1_q_b[2]_PORT_A_write_enable_reg, LB1_q_b[2]_PORT_B_write_enable_reg, , , LB1_q_b[2]_clock_0, LB1_q_b[2]_clock_1, , , , );
LB1_q_b[2] = LB1_q_b[2]_PORT_B_data_out[0];


--LB1_q_a[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[3]_PORT_A_data_in = VCC;
LB1_q_a[3]_PORT_A_data_in_reg = DFFE(LB1_q_a[3]_PORT_A_data_in, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_a[3]_PORT_B_data_in_reg = DFFE(LB1_q_a[3]_PORT_B_data_in, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[3]_PORT_A_address_reg = DFFE(LB1_q_a[3]_PORT_A_address, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[3]_PORT_B_address_reg = DFFE(LB1_q_a[3]_PORT_B_address, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_write_enable = GND;
LB1_q_a[3]_PORT_A_write_enable_reg = DFFE(LB1_q_a[3]_PORT_A_write_enable, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_write_enable = MB1L2;
LB1_q_a[3]_PORT_B_write_enable_reg = DFFE(LB1_q_a[3]_PORT_B_write_enable, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_clock_0 = NB1__clk0;
LB1_q_a[3]_clock_1 = A1L5;
LB1_q_a[3]_PORT_A_data_out = MEMORY(LB1_q_a[3]_PORT_A_data_in_reg, LB1_q_a[3]_PORT_B_data_in_reg, LB1_q_a[3]_PORT_A_address_reg, LB1_q_a[3]_PORT_B_address_reg, LB1_q_a[3]_PORT_A_write_enable_reg, LB1_q_a[3]_PORT_B_write_enable_reg, , , LB1_q_a[3]_clock_0, LB1_q_a[3]_clock_1, , , , );
LB1_q_a[3] = LB1_q_a[3]_PORT_A_data_out[0];

--LB1_q_b[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[3]
LB1_q_b[3]_PORT_A_data_in = VCC;
LB1_q_b[3]_PORT_A_data_in_reg = DFFE(LB1_q_b[3]_PORT_A_data_in, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_b[3]_PORT_B_data_in_reg = DFFE(LB1_q_b[3]_PORT_B_data_in, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[3]_PORT_A_address_reg = DFFE(LB1_q_b[3]_PORT_A_address, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[3]_PORT_B_address_reg = DFFE(LB1_q_b[3]_PORT_B_address, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_write_enable = GND;
LB1_q_b[3]_PORT_A_write_enable_reg = DFFE(LB1_q_b[3]_PORT_A_write_enable, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_write_enable = MB1L2;
LB1_q_b[3]_PORT_B_write_enable_reg = DFFE(LB1_q_b[3]_PORT_B_write_enable, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_clock_0 = NB1__clk0;
LB1_q_b[3]_clock_1 = A1L5;
LB1_q_b[3]_PORT_B_data_out = MEMORY(LB1_q_b[3]_PORT_A_data_in_reg, LB1_q_b[3]_PORT_B_data_in_reg, LB1_q_b[3]_PORT_A_address_reg, LB1_q_b[3]_PORT_B_address_reg, LB1_q_b[3]_PORT_A_write_enable_reg, LB1_q_b[3]_PORT_B_write_enable_reg, , , LB1_q_b[3]_clock_0, LB1_q_b[3]_clock_1, , , , );
LB1_q_b[3] = LB1_q_b[3]_PORT_B_data_out[0];


--LB1_q_a[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[4]_PORT_A_data_in = VCC;
LB1_q_a[4]_PORT_A_data_in_reg = DFFE(LB1_q_a[4]_PORT_A_data_in, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_a[4]_PORT_B_data_in_reg = DFFE(LB1_q_a[4]_PORT_B_data_in, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[4]_PORT_A_address_reg = DFFE(LB1_q_a[4]_PORT_A_address, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[4]_PORT_B_address_reg = DFFE(LB1_q_a[4]_PORT_B_address, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_write_enable = GND;
LB1_q_a[4]_PORT_A_write_enable_reg = DFFE(LB1_q_a[4]_PORT_A_write_enable, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_write_enable = MB1L2;
LB1_q_a[4]_PORT_B_write_enable_reg = DFFE(LB1_q_a[4]_PORT_B_write_enable, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_clock_0 = NB1__clk0;
LB1_q_a[4]_clock_1 = A1L5;
LB1_q_a[4]_PORT_A_data_out = MEMORY(LB1_q_a[4]_PORT_A_data_in_reg, LB1_q_a[4]_PORT_B_data_in_reg, LB1_q_a[4]_PORT_A_address_reg, LB1_q_a[4]_PORT_B_address_reg, LB1_q_a[4]_PORT_A_write_enable_reg, LB1_q_a[4]_PORT_B_write_enable_reg, , , LB1_q_a[4]_clock_0, LB1_q_a[4]_clock_1, , , , );
LB1_q_a[4] = LB1_q_a[4]_PORT_A_data_out[0];

--LB1_q_b[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[4]
LB1_q_b[4]_PORT_A_data_in = VCC;
LB1_q_b[4]_PORT_A_data_in_reg = DFFE(LB1_q_b[4]_PORT_A_data_in, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_b[4]_PORT_B_data_in_reg = DFFE(LB1_q_b[4]_PORT_B_data_in, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[4]_PORT_A_address_reg = DFFE(LB1_q_b[4]_PORT_A_address, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[4]_PORT_B_address_reg = DFFE(LB1_q_b[4]_PORT_B_address, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_write_enable = GND;
LB1_q_b[4]_PORT_A_write_enable_reg = DFFE(LB1_q_b[4]_PORT_A_write_enable, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_write_enable = MB1L2;
LB1_q_b[4]_PORT_B_write_enable_reg = DFFE(LB1_q_b[4]_PORT_B_write_enable, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_clock_0 = NB1__clk0;
LB1_q_b[4]_clock_1 = A1L5;
LB1_q_b[4]_PORT_B_data_out = MEMORY(LB1_q_b[4]_PORT_A_data_in_reg, LB1_q_b[4]_PORT_B_data_in_reg, LB1_q_b[4]_PORT_A_address_reg, LB1_q_b[4]_PORT_B_address_reg, LB1_q_b[4]_PORT_A_write_enable_reg, LB1_q_b[4]_PORT_B_write_enable_reg, , , LB1_q_b[4]_clock_0, LB1_q_b[4]_clock_1, , , , );
LB1_q_b[4] = LB1_q_b[4]_PORT_B_data_out[0];


--LB1_q_a[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[5]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[5]_PORT_A_data_in = VCC;
LB1_q_a[5]_PORT_A_data_in_reg = DFFE(LB1_q_a[5]_PORT_A_data_in, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_a[5]_PORT_B_data_in_reg = DFFE(LB1_q_a[5]_PORT_B_data_in, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[5]_PORT_A_address_reg = DFFE(LB1_q_a[5]_PORT_A_address, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[5]_PORT_B_address_reg = DFFE(LB1_q_a[5]_PORT_B_address, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_write_enable = GND;
LB1_q_a[5]_PORT_A_write_enable_reg = DFFE(LB1_q_a[5]_PORT_A_write_enable, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_write_enable = MB1L2;
LB1_q_a[5]_PORT_B_write_enable_reg = DFFE(LB1_q_a[5]_PORT_B_write_enable, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_clock_0 = NB1__clk0;
LB1_q_a[5]_clock_1 = A1L5;
LB1_q_a[5]_PORT_A_data_out = MEMORY(LB1_q_a[5]_PORT_A_data_in_reg, LB1_q_a[5]_PORT_B_data_in_reg, LB1_q_a[5]_PORT_A_address_reg, LB1_q_a[5]_PORT_B_address_reg, LB1_q_a[5]_PORT_A_write_enable_reg, LB1_q_a[5]_PORT_B_write_enable_reg, , , LB1_q_a[5]_clock_0, LB1_q_a[5]_clock_1, , , , );
LB1_q_a[5] = LB1_q_a[5]_PORT_A_data_out[0];

--LB1_q_b[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[5]
LB1_q_b[5]_PORT_A_data_in = VCC;
LB1_q_b[5]_PORT_A_data_in_reg = DFFE(LB1_q_b[5]_PORT_A_data_in, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_b[5]_PORT_B_data_in_reg = DFFE(LB1_q_b[5]_PORT_B_data_in, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[5]_PORT_A_address_reg = DFFE(LB1_q_b[5]_PORT_A_address, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[5]_PORT_B_address_reg = DFFE(LB1_q_b[5]_PORT_B_address, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_write_enable = GND;
LB1_q_b[5]_PORT_A_write_enable_reg = DFFE(LB1_q_b[5]_PORT_A_write_enable, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_write_enable = MB1L2;
LB1_q_b[5]_PORT_B_write_enable_reg = DFFE(LB1_q_b[5]_PORT_B_write_enable, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_clock_0 = NB1__clk0;
LB1_q_b[5]_clock_1 = A1L5;
LB1_q_b[5]_PORT_B_data_out = MEMORY(LB1_q_b[5]_PORT_A_data_in_reg, LB1_q_b[5]_PORT_B_data_in_reg, LB1_q_b[5]_PORT_A_address_reg, LB1_q_b[5]_PORT_B_address_reg, LB1_q_b[5]_PORT_A_write_enable_reg, LB1_q_b[5]_PORT_B_write_enable_reg, , , LB1_q_b[5]_clock_0, LB1_q_b[5]_clock_1, , , , );
LB1_q_b[5] = LB1_q_b[5]_PORT_B_data_out[0];


--LB1_q_a[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[6]_PORT_A_data_in = VCC;
LB1_q_a[6]_PORT_A_data_in_reg = DFFE(LB1_q_a[6]_PORT_A_data_in, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_data_in = MB1_ram_rom_data_reg[6];
LB1_q_a[6]_PORT_B_data_in_reg = DFFE(LB1_q_a[6]_PORT_B_data_in, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[6]_PORT_A_address_reg = DFFE(LB1_q_a[6]_PORT_A_address, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[6]_PORT_B_address_reg = DFFE(LB1_q_a[6]_PORT_B_address, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_write_enable = GND;
LB1_q_a[6]_PORT_A_write_enable_reg = DFFE(LB1_q_a[6]_PORT_A_write_enable, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_write_enable = MB1L2;
LB1_q_a[6]_PORT_B_write_enable_reg = DFFE(LB1_q_a[6]_PORT_B_write_enable, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_clock_0 = NB1__clk0;
LB1_q_a[6]_clock_1 = A1L5;
LB1_q_a[6]_PORT_A_data_out = MEMORY(LB1_q_a[6]_PORT_A_data_in_reg, LB1_q_a[6]_PORT_B_data_in_reg, LB1_q_a[6]_PORT_A_address_reg, LB1_q_a[6]_PORT_B_address_reg, LB1_q_a[6]_PORT_A_write_enable_reg, LB1_q_a[6]_PORT_B_write_enable_reg, , , LB1_q_a[6]_clock_0, LB1_q_a[6]_clock_1, , , , );
LB1_q_a[6] = LB1_q_a[6]_PORT_A_data_out[0];

--LB1_q_b[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[6]

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日韩欧美高清| 欧美日韩色一区| 国产欧美一区二区精品忘忧草| 美女视频第一区二区三区免费观看网站| 欧美精品第1页| 青青青爽久久午夜综合久久午夜| 欧美成人猛片aaaaaaa| 国产一区二区0| 亚洲婷婷在线视频| 666欧美在线视频| 激情欧美一区二区三区在线观看| 亚洲国产高清aⅴ视频| 一本一道综合狠狠老| 天堂va蜜桃一区二区三区漫画版| 欧美电视剧在线看免费| 成人精品视频网站| 一区二区三区在线免费观看| 欧美电影影音先锋| 国产乱色国产精品免费视频| 国产精品久久毛片av大全日韩| 色菇凉天天综合网| 日本不卡不码高清免费观看| 欧美国产激情二区三区| 欧美午夜精品一区二区蜜桃| 日本三级韩国三级欧美三级| 欧美激情艳妇裸体舞| 欧美日韩在线直播| 国产精品香蕉一区二区三区| 亚洲精品成人a在线观看| 555夜色666亚洲国产免| 成人综合婷婷国产精品久久蜜臀 | 日韩亚洲欧美在线观看| 国产成人在线视频网站| 一区二区三区日韩欧美| 久久综合色一综合色88| 日本丶国产丶欧美色综合| 久久aⅴ国产欧美74aaa| 亚洲综合色婷婷| 中文字幕高清不卡| 日韩欧美中文字幕制服| 欧美性猛交xxxxxx富婆| 高清在线成人网| 日韩黄色片在线观看| 17c精品麻豆一区二区免费| 欧美成人猛片aaaaaaa| 欧美午夜精品理论片a级按摩| 国产精品综合视频| 日本不卡视频在线观看| 一区二区三区高清在线| 日本一区二区不卡视频| 精品久久久久久久久久久久包黑料 | 91精品国产91久久久久久最新毛片| av亚洲精华国产精华精| 国产麻豆一精品一av一免费| 天天综合色天天综合色h| 中文字幕中文在线不卡住| 欧美电视剧免费全集观看| 欧美日韩精品免费观看视频| 色伊人久久综合中文字幕| 国产露脸91国语对白| 久久精品二区亚洲w码| 日本成人在线视频网站| 午夜成人在线视频| 亚洲国产日韩一区二区| 亚洲综合成人在线| 亚洲你懂的在线视频| 国产精品短视频| 国产精品情趣视频| 国产情人综合久久777777| 久久亚洲精华国产精华液| 欧美一区二区三区免费大片| 欧美日韩国产一二三| 欧美网站大全在线观看| 在线视频国内自拍亚洲视频| 91麻豆精品一区二区三区| 丰满白嫩尤物一区二区| 国产精品一二三在| 国产乱理伦片在线观看夜一区| 久久99国产精品久久99果冻传媒| 日韩高清中文字幕一区| 日韩激情在线观看| 日本不卡一区二区三区| 蜜桃视频一区二区| 精品无码三级在线观看视频 | 亚洲精品一二三四区| 国产精品国产三级国产aⅴ入口| 欧美国产亚洲另类动漫| 国产精品免费丝袜| 亚洲同性同志一二三专区| 亚洲精品一卡二卡| 日韩一区精品字幕| 久久精品久久综合| 国产精品一色哟哟哟| 不卡欧美aaaaa| 91美女精品福利| 欧美三级日韩三级| 精品国产免费人成电影在线观看四季 | 成人av网站免费| 91网站在线播放| 在线观看91av| 欧美精品一区二区三区蜜桃 | 一区二区三区不卡在线观看| 亚洲一区二区精品久久av| 天天综合日日夜夜精品| 国产一区视频在线看| 波多野结衣中文一区| 欧美亚洲一区三区| 日韩三级高清在线| 国产精品美女久久久久久久网站| 亚洲精选视频免费看| 免费人成精品欧美精品| 成人在线综合网站| 欧美精品自拍偷拍| 国产欧美一区二区三区在线老狼| 亚洲自拍与偷拍| 国产一区二区三区在线观看免费视频 | 一区二区三区四区在线| 日韩极品在线观看| 不卡的av电影| 欧美精选在线播放| 久久久久久久综合狠狠综合| 亚洲精品欧美激情| 精品一区二区三区在线播放视频 | 日韩二区三区在线观看| 国产精品综合视频| 欧美在线不卡视频| 久久久久成人黄色影片| 亚洲图片欧美色图| 国产麻豆视频一区| 欧美日韩久久一区二区| 国产精品午夜在线观看| 免费精品视频最新在线| 99久久精品国产麻豆演员表| 精品少妇一区二区三区日产乱码| 亚洲国产精品v| 免费久久99精品国产| 欧洲一区二区三区在线| 中文字幕不卡一区| 国产毛片精品国产一区二区三区| 欧美体内she精视频| 国产精品久久久爽爽爽麻豆色哟哟| 男人的天堂亚洲一区| 91国产免费看| 中文字幕永久在线不卡| 丁香亚洲综合激情啪啪综合| 精品美女一区二区三区| 亚洲成人自拍偷拍| 在线中文字幕一区| 日韩美女久久久| 成人黄色大片在线观看| www国产精品av| 日本欧美久久久久免费播放网| 一本色道综合亚洲| 亚洲日穴在线视频| av在线免费不卡| 亚洲国产激情av| 成人av综合一区| 国产精品久久久久久久久动漫| 国产一区在线精品| 久久蜜桃av一区精品变态类天堂 | 久久久久9999亚洲精品| 国产在线不卡一区| 精品久久久久av影院| 美女网站色91| 精品成人一区二区三区四区| 看电影不卡的网站| 日韩欧美一区二区视频| 麻豆成人免费电影| 欧美r级在线观看| 国产乱码精品一区二区三区五月婷| 欧美日韩日日夜夜| 日韩成人午夜电影| 日韩欧美在线不卡| 国内精品嫩模私拍在线| 久久久久久久一区| 精品国产乱码久久久久久闺蜜 | av电影在线观看完整版一区二区| 日本韩国精品一区二区在线观看| 国产精品久久久久久久久动漫 | 丝袜诱惑亚洲看片| 欧美欧美欧美欧美首页| 日韩国产欧美在线视频| 日韩欧美国产高清| 国产剧情一区二区| 国产精品久久99| 欧洲一区二区av| 美女尤物国产一区| 中文文精品字幕一区二区| 99久久精品国产精品久久| 亚洲国产精品久久久男人的天堂| 91精品国产综合久久久久久久久久 | 久久亚洲春色中文字幕久久久| 国产精品综合网| 亚洲欧美电影院| 91精品国产91久久久久久一区二区 | 亚洲欧美综合色| 欧美日本国产视频| 狠狠色丁香九九婷婷综合五月| 国产婷婷色一区二区三区四区 | 欧美一区二区性放荡片|