亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? etester.map.rpt

?? 使用vhdl語言寫的fpga的應用程序
?? RPT
字號:
Analysis & Synthesis report for ETESTER
Sat Dec 03 19:39:04 2005
Version 4.0 Build 190 1/28/2004 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Analysis & Synthesis Default Parameter Settings
  5. Hierarchy
  6. Analysis & Synthesis Resource Utilization by Entity
  7. Analysis & Synthesis Equations
  8. Analysis & Synthesis Files Read
  9. Analysis & Synthesis Resource Usage Summary
 10. WYSIWYG Cells
 11. General Register Statistics
 12. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.



+---------------------------------------------------------------------+
; Analysis & Synthesis Summary                                        ;
+-----------------------------+---------------------------------------+
; Analysis & Synthesis Status ; Successful - Sat Dec 03 19:39:04 2005 ;
; Revision Name               ; ETESTER                               ;
; Top-level Entity Name       ; ETESTER                               ;
; Family                      ; Cyclone                               ;
; Total logic elements        ; 123                                   ;
; Total pins                  ; 18                                    ;
; Total memory bits           ; 0                                     ;
; Total PLLs                  ; 0                                     ;
+-----------------------------+---------------------------------------+


+----------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                          ;
+-----------------------------------------------------------------------------------------
; Option                                                  ; Setting      ; Default Value ;
+---------------------------------------------------------+--------------+---------------+
; Top-level entity name                                   ; ETESTER      ;               ;
; Family name                                             ; Cyclone      ; Stratix       ;
; Auto Resource Sharing                                   ; Off          ; Off           ;
; Auto Shift Register Replacement                         ; On           ; On            ;
; Auto RAM Replacement                                    ; On           ; On            ;
; Auto ROM Replacement                                    ; On           ; On            ;
; Allow register retiming to trade off Tsu/Tco with Fmax  ; On           ; On            ;
; Perform gate-level register retiming                    ; Off          ; Off           ;
; Perform WYSIWYG Primitive Resynthesis                   ; Off          ; Off           ;
; Remove Duplicate Logic                                  ; On           ; On            ;
; Auto Open-Drain Pins                                    ; On           ; On            ;
; Auto Carry Chains                                       ; On           ; On            ;
; Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II ; 70           ; 70            ;
; Optimization Technique -- Cyclone                       ; Balanced     ; Balanced      ;
; Auto Global Register Control Signals                    ; On           ; On            ;
; Auto Global Clock                                       ; On           ; On            ;
; Limit AHDL Integers to 32 Bits                          ; Off          ; Off           ;
; Ignore SOFT Buffers                                     ; On           ; On            ;
; Ignore LCELL Buffers                                    ; Off          ; Off           ;
; Ignore ROW GLOBAL Buffers                               ; Off          ; Off           ;
; Ignore GLOBAL Buffers                                   ; Off          ; Off           ;
; Ignore CASCADE Buffers                                  ; Off          ; Off           ;
; Ignore CARRY Buffers                                    ; Off          ; Off           ;
; Remove Duplicate Registers                              ; On           ; On            ;
; Remove Redundant Logic Cells                            ; Off          ; Off           ;
; Power-Up Don't Care                                     ; On           ; On            ;
; NOT Gate Push-Back                                      ; On           ; On            ;
; State Machine Processing                                ; Auto         ; Auto          ;
; VHDL Version                                            ; VHDL93       ; VHDL93        ;
; Verilog Version                                         ; Verilog_2001 ; Verilog_2001  ;
; Preserve fewer node names                               ; On           ; On            ;
; Disk space/compilation speed tradeoff                   ; Normal       ; Normal        ;
; Create Debugging Nodes for IP Cores                     ; off          ; off           ;
+---------------------------------------------------------+--------------+---------------+


+-------------------------------------------------+
; Analysis & Synthesis Default Parameter Settings ;
+--------------------------------------------------
; Name               ; Setting                    ;
+--------------------+----------------------------+
; CARRY_CHAIN        ; MANUAL                     ;
; CASCADE_CHAIN      ; MANUAL                     ;
; OPTIMIZE_FOR_SPEED ; 5                          ;
; STYLE              ; FAST                       ;
+--------------------+----------------------------+


+------------+
; Hierarchy  ;
+------------+
ETESTER
 |-- lpm_counter:BZQ_rtl_0
      |-- alt_counter_stratix:wysi_counter
 |-- lpm_counter:TSQ_rtl_1
      |-- alt_counter_stratix:wysi_counter


+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                                                                              ;
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
; Compilation Hierarchy Node               ; Logic Cells ; Registers ; Memory Bits ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Full Hierarchy Name                                             ;
+------------------------------------------+-------------+-----------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+-----------------------------------------------------------------+
; |ETESTER                                 ; 123 (59)    ; 68        ; 0           ; 18   ; 0            ; 55 (55)      ; 1 (1)             ; 67 (3)           ; 64 (0)          ; |ETESTER                                                        ;
;    |lpm_counter:BZQ_rtl_0|               ; 32 (0)      ; 32        ; 0           ; 0    ; 0            ; 0 (0)        ; 0 (0)             ; 32 (0)           ; 32 (0)          ; |ETESTER|lpm_counter:BZQ_rtl_0                                  ;
;       |alt_counter_stratix:wysi_counter| ; 32 (32)     ; 32        ; 0           ; 0    ; 0            ; 0 (0)        ; 0 (0)             ; 32 (32)          ; 32 (32)         ; |ETESTER|lpm_counter:BZQ_rtl_0|alt_counter_stratix:wysi_counter ;
;    |lpm_counter:TSQ_rtl_1|               ; 32 (0)      ; 32        ; 0           ; 0    ; 0            ; 0 (0)        ; 0 (0)             ; 32 (0)           ; 32 (0)          ; |ETESTER|lpm_counter:TSQ_rtl_1                                  ;
;       |alt_counter_stratix:wysi_counter| ; 32 (32)     ; 32        ; 0           ; 0    ; 0            ; 0 (0)        ; 0 (0)             ; 32 (32)          ; 32 (32)         ; |ETESTER|lpm_counter:TSQ_rtl_1|alt_counter_stratix:wysi_counter ;
+------------------------------------------+-------------+-----------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+-----------------------------------------------------------------+


+---------------------------------+
; Analysis & Synthesis Equations  ;
+---------------------------------+
The equations can be found in C:/Documents and Settings/nj/桌面/等精度頻率計/EDA/ETESTER.map.eqn.


+-------------------------------------------------------------------+
; Analysis & Synthesis Files Read                                   ;
+--------------------------------------------------------------------
; File Name                                                  ; Read ;
+------------------------------------------------------------+------+
; ETESTER.vhd                                                ; Read ;
; e:/quartus/libraries/megafunctions/lpm_counter.tdf         ; Read ;
; e:/quartus/libraries/megafunctions/alt_counter_stratix.tdf ; Read ;
+------------------------------------------------------------+------+


+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+----------------------------------------------
; Resource                      ; Usage       ;
+-------------------------------+-------------+
; Logic cells                   ; 123         ;
; Total combinational functions ; 122         ;
; Total registers               ; 68          ;
; I/O pins                      ; 18          ;
; Maximum fan-out node          ; CLR         ;
; Maximum fan-out               ; 68          ;
; Total fan-out                 ; 549         ;
; Average fan-out               ; 3.89        ;
+-------------------------------+-------------+


+----------------------------------------------------------------+
; WYSIWYG Cells                                                  ;
+-----------------------------------------------------------------
; Statistic                                              ; Value ;
+--------------------------------------------------------+-------+
; Number of WYSIWYG cells                                ; 64    ;
; Number of synthesis-generated cells                    ; 59    ;
; Number of WYSIWYG LUTs                                 ; 64    ;
; Number of synthesis-generated LUTs                     ; 58    ;
; Number of WYSIWYG registers                            ; 64    ;
; Number of synthesis-generated registers                ; 4     ;
; Number of cells with combinational logic only          ; 55    ;
; Number of cells with registers only                    ; 1     ;
; Number of cells with combinational logic and registers ; 67    ;
+--------------------------------------------------------+-------+


+----------------------------------------------+
; General Register Statistics                  ;
+-----------------------------------------------
; Statistic                            ; Value ;
+--------------------------------------+-------+
; Number of registers using SCLR       ; 0     ;
; Number of registers using SLOAD      ; 0     ;
; Number of registers using ACLR       ; 68    ;
; Number of registers using ALOAD      ; 0     ;
; Number of registers using CLK_ENABLE ; 64    ;
; Number of registers using OE         ; 0     ;
; Number of registers using PRESET     ; 0     ;
+--------------------------------------+-------+


+--------------------------------+
; Analysis & Synthesis Messages  ;
+--------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 4.0 Build 190 1/28/2004 SJ Full Version
    Info: Processing started: Sat Dec 03 19:38:59 2005
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off ETESTER -c ETESTER
Info: Found 2 design units and 1 entities in source file ETESTER.vhd
    Info: Found design unit 1: ETESTER-ONE
    Info: Found entity 1: ETESTER
Info: Inferred 2 megafunctions from design logic
    Info: Inferred lpm_counter megafunction (LPM_WIDTH=32) from the following logic: BZQ[0]~0
    Info: Inferred lpm_counter megafunction (LPM_WIDTH=32) from the following logic: TSQ[0]~0
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/lpm_counter.tdf
    Info: Found entity 1: lpm_counter
Info: Found 1 design units and 1 entities in source file e:/quartus/libraries/megafunctions/alt_counter_stratix.tdf
    Info: Found entity 1: alt_counter_stratix
Info: Implemented 141 device resources after synthesis - the final resource count might be different
    Info: Implemented 8 input pins
    Info: Implemented 10 output pins
    Info: Implemented 123 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 0 warnings
    Info: Processing ended: Sat Dec 03 19:39:04 2005
    Info: Elapsed time: 00:00:04


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成人免费9x9x人网站视频| 1000部国产精品成人观看| 午夜不卡av免费| 欧美日本高清视频在线观看| 午夜精品免费在线观看| 制服丝袜在线91| 美女视频第一区二区三区免费观看网站| 欧美一区二区福利在线| 国产精品自产自拍| 自拍偷自拍亚洲精品播放| 99精品偷自拍| 亚洲午夜电影在线观看| 日韩一区二区免费高清| 国产精选一区二区三区| 国产精品国产三级国产普通话三级 | 亚洲精品免费在线| 欧美日韩国产在线观看| 老司机午夜精品| 国产精品欧美综合在线| 91久久精品日日躁夜夜躁欧美| 无码av免费一区二区三区试看| 欧美草草影院在线视频| 成人黄色免费短视频| 洋洋成人永久网站入口| 欧美变态tickle挠乳网站| 国产成人精品一区二区三区网站观看| 国产精品的网站| 欧美精品粉嫩高潮一区二区| 国产精品主播直播| 亚洲h精品动漫在线观看| 精品久久久久久久久久久久包黑料 | 日本电影欧美片| 日产精品久久久久久久性色| 国产精品素人一区二区| 欧美另类变人与禽xxxxx| 国产大陆a不卡| 亚洲3atv精品一区二区三区| 久久久国产综合精品女国产盗摄| 日本久久一区二区| 国产老肥熟一区二区三区| 亚洲宅男天堂在线观看无病毒| 久久奇米777| 91色porny在线视频| 久久综合久久综合亚洲| 国产一区亚洲一区| 91精品福利在线一区二区三区| 国产精品996| 日韩精品成人一区二区三区| 国产精品久久夜| 精品久久一二三区| 欧美一区二区三区免费在线看 | 丝袜脚交一区二区| 国产精品不卡在线| 国产亚洲欧美中文| 日韩欧美国产系列| 欧美精品在欧美一区二区少妇| 91丝袜国产在线播放| 国产精品一色哟哟哟| 老鸭窝一区二区久久精品| 亚洲成av人影院| 亚洲国产另类av| 亚洲欧美另类综合偷拍| 中文字幕的久久| 久久久精品日韩欧美| 久久先锋影音av| 精品乱人伦一区二区三区| 欧美精品少妇一区二区三区| 91福利在线导航| 91亚洲国产成人精品一区二三| 国产福利不卡视频| 国产麻豆午夜三级精品| 激情国产一区二区| 国内精品嫩模私拍在线| 美腿丝袜在线亚洲一区| 美女精品一区二区| 久久国产精品99久久久久久老狼 | 色天天综合色天天久久| 97超碰欧美中文字幕| 99久久精品免费看国产免费软件| 国产一区91精品张津瑜| 国产精品一区二区三区乱码| 国产精品99久久久久久宅男| 高清不卡一二三区| 9人人澡人人爽人人精品| 99久久99久久综合| 91久久精品一区二区三区| 欧美色中文字幕| 欧美日韩国产天堂| 欧美一级艳片视频免费观看| 日韩精品一区二区三区在线观看| 精品噜噜噜噜久久久久久久久试看 | 日韩中文字幕一区二区三区| 亚洲1区2区3区4区| 久久精品国产精品青草| 国产精品羞羞答答xxdd| 99精品久久只有精品| 欧美午夜在线观看| 欧美一区二区精品久久911| 久久精品欧美日韩| 一色屋精品亚洲香蕉网站| 亚洲线精品一区二区三区 | 美女国产一区二区| 粉嫩高潮美女一区二区三区| 91麻豆国产香蕉久久精品| 欧美日韩国产一级二级| 日韩精品一区二区三区四区视频| 欧美国产激情一区二区三区蜜月| √…a在线天堂一区| 午夜伦理一区二区| 国产精品亚洲а∨天堂免在线| 91在线小视频| 日韩一级免费观看| 最新日韩在线视频| 日本视频一区二区| 国产99精品国产| 欧美日韩一级黄| 国产亚洲精品aa| 亚洲成av人片在线观看无码| 国产91综合一区在线观看| 欧美亚洲日本国产| 国产人久久人人人人爽| 亚洲国产精品嫩草影院| 国产精品原创巨作av| 欧美午夜不卡在线观看免费| 久久色中文字幕| 亚洲成av人片在www色猫咪| 懂色av一区二区三区蜜臀| 欧美日韩一级大片网址| 国产欧美精品一区二区三区四区 | 亚洲综合一区在线| 国产成a人亚洲精品| 欧美日本国产视频| 综合激情网...| 国产一区二区三区在线观看免费视频| 91国产成人在线| 国产欧美日韩另类视频免费观看| 爽好久久久欧美精品| 91麻豆国产福利精品| 国产精品色呦呦| 久久国产视频网| 666欧美在线视频| 亚洲欧美日韩国产一区二区三区| 国产呦精品一区二区三区网站| 欧美日韩国产色站一区二区三区| 国产精品毛片高清在线完整版| 久久99精品久久久久婷婷| 欧美三级日韩三级国产三级| **性色生活片久久毛片| 成人国产电影网| 国产性做久久久久久| 极品瑜伽女神91| 日韩视频在线观看一区二区| 日韩精品欧美精品| 制服.丝袜.亚洲.中文.综合| 一区二区三区在线视频观看| jvid福利写真一区二区三区| 久久久久久黄色| 国产乱子轮精品视频| 精品国产1区2区3区| 免费观看在线色综合| 日韩一区二区视频| 美国av一区二区| 日韩免费视频一区二区| 奇米精品一区二区三区在线观看| 欧美揉bbbbb揉bbbbb| 午夜激情一区二区三区| 在线不卡免费av| 日本一不卡视频| 精品国产乱子伦一区| 久久av资源站| 国产日韩影视精品| 成人高清伦理免费影院在线观看| 国产精品欧美极品| 91网站在线观看视频| 亚洲综合一二三区| 制服丝袜成人动漫| 极品销魂美女一区二区三区| 亚洲精品一区二区三区福利| 激情久久五月天| 国产精品女主播在线观看| 91蜜桃在线免费视频| 亚洲国产精品一区二区www| 69av一区二区三区| 国产一区二区三区高清播放| 国产精品丝袜一区| 91福利视频在线| 蜜桃在线一区二区三区| 26uuu欧美日本| av影院午夜一区| 亚洲一区二区精品久久av| 欧美一区二区福利视频| 国产精品一区三区| **网站欧美大片在线观看| 欧美日韩国产精品自在自线| 美国av一区二区| 亚洲色图制服诱惑| 欧美一区二区三区啪啪| 成人高清视频在线| 日产欧产美韩系列久久99| 国产欧美日韩中文久久|