亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? count60_show.rpt

?? 這是一個自動售貨機的vhdl源碼
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                  d:\vhdl3\count60_show.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/07/2005 12:45:40

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUNT60_SHOW


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

count60_show
      EP1K10TC100-1        6      14     0    0         0  %    50       8  %

User Pins:                 6      14     0  



Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

***** Logic for device 'count60_show' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R     R           R R R R   R R R R R R    
                  E E E E     E           E E E E   E E E E E E    
                  S S S S     S V         S S S S   S S S S S S ^  
                  E E E E     E C i i i   E E E E V E E E E E E D  
                # R R R R     R C n n n   R R R R C R R R R R R A  
                T V V V V G   V I t t t G V V V V C V V V V V V T  
                C E E E E N e E N e e e N E E E E I E E E E E E A  
                K D D D D D 2 D T 3 0 1 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
        f1 |  5                                                    71 | f2 
        a1 |  6                                                    70 | b1 
        e1 |  7                                                    69 | g1 
        b2 |  8                                                    68 | g2 
        d2 |  9                                                    67 | VCCIO 
        a2 | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                c R c d R R R R R V G V i i i G G R V R R R R R R  
                1 E 2 1 E E E E E C N C n n n N N E C E E E E E E  
                  S     S S S S S C D C t t t D D S C S S S S S S  
                  E     E E E E E I   _ e e e _   E I E E E E E E  
                  R     R R R R R N   C 5 2 4 C   R O R R R R R R  
                  V     V V V V V T   K       K   V   V V V V V V  
                  E     E E E E E     L       L   E   E E E E E E  
                  D     D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A14      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       6/22( 27%)   
A18      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      10/22( 45%)   
A19      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    0/2    0/2       6/22( 27%)   
A20      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2       7/22( 31%)   
A21      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       3/22( 13%)   
A22      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      10/22( 45%)   
A23      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      12/22( 54%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            14/60     ( 23%)
Total logic cells used:                         50/576    (  8%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.58/4    ( 89%)
Total fan-in:                                 179/2304    (  7%)

Total input pins required:                       6
Total input I/O cell registers required:         0
Total output pins required:                     14
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     50
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        26/ 576   (  4%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   8   8   8   2   8   8   0     50/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   8   8   8   2   8   8   0     50/0  



Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  90      -     -    -    --      INPUT             ^    0    0    0   10  inte0
  89      -     -    -    --      INPUT             ^    0    0    0   14  inte1
  39      -     -    -    --      INPUT             ^    0    0    0   14  inte2
  91      -     -    -    --      INPUT             ^    0    0    0   15  inte3
  40      -     -    -    --      INPUT             ^    0    0    0   15  inte4
  38      -     -    -    --      INPUT             ^    0    0    0   20  inte5


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   6      -     -    A    --     OUTPUT                 0    1    0    0  a1
  10      -     -    A    --     OUTPUT                 0    1    0    0  a2
  70      -     -    A    --     OUTPUT                 0    1    0    0  b1
   8      -     -    A    --     OUTPUT                 0    1    0    0  b2
  26      -     -    -    23     OUTPUT                 0    1    0    0  c1
  28      -     -    -    20     OUTPUT                 0    1    0    0  c2
  29      -     -    -    19     OUTPUT                 0    1    0    0  d1
   9      -     -    A    --     OUTPUT                 0    1    0    0  d2
   7      -     -    A    --     OUTPUT                 0    1    0    0  e1
  94      -     -    -    19     OUTPUT                 0    1    0    0  e2
   5      -     -    A    --     OUTPUT                 0    1    0    0  f1
  71      -     -    A    --     OUTPUT                 0    1    0    0  f2
  69      -     -    A    --     OUTPUT                 0    1    0    0  g1
  68      -     -    A    --     OUTPUT                 0    1    0    0  g2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    A    19        OR2    s           2    2    0    1  ~309~1
   -      7     -    A    14        OR2    s   !       3    0    0    1  ~309~2
   -      2     -    A    14        OR2    s   !       2    2    0    5  ~309~3
   -      5     -    A    22        OR2    s   !       4    0    0    2  ~349~1
   -      5     -    A    14        OR2    s           4    0    0    2  ~390~1
   -      6     -    A    14        OR2    s           4    0    0    1  ~471~1
   -      3     -    A    14        OR2    s           1    2    0    6  ~471~2
   -      7     -    A    20       AND2                1    1    0    1  :471
   -      8     -    A    22        OR2                1    2    0    1  :555
   -      5     -    A    19        OR2    s   !       3    0    0    1  ~579~1
   -      4     -    A    23       AND2    s           3    1    0    1  ~618~1
   -      5     -    A    23        OR2    s           4    0    0    1  ~633~1
   -      6     -    A    23        OR2    s           2    2    0    3  ~633~2
   -      4     -    A    21        OR2    s           2    0    0    3  ~673~1
   -      1     -    A    21        OR2    s           1    1    0    1  ~673~2
   -      3     -    A    22        OR2        !       2    2    0    7  :714
   -      6     -    A    22        OR2    s           3    0    0    1  ~795~1
   -      7     -    A    22        OR2    s           2    2    0    2  ~795~2
   -      4     -    A    22        OR2        !       2    2    0    7  :795
   -      2     -    A    22        OR2                0    4    1    0  :796
   -      6     -    A    20        OR2    s           1    3    0    1  ~826~1
   -      3     -    A    20        OR2                0    4    1    0  :826
   -      2     -    A    23        OR2                1    3    1    0  :856
   -      8     -    A    14        OR2    s           4    0    0    1  ~870~1
   -      1     -    A    14        OR2    s           1    2    0    2  ~870~2
   -      4     -    A    20        OR2                1    3    0    1  :879
   -      8     -    A    20        OR2                0    4    1    0  :886
   -      7     -    A    23        OR2                1    2    0    1  :898
   -      8     -    A    23        OR2                1    3    0    1  :910
   -      3     -    A    23        OR2                0    3    1    0  :916
   -      2     -    A    20        OR2                1    2    0    2  :934
   -      1     -    A    20        OR2                0    4    1    0  :946
   -      1     -    A    23       AND2    s           0    1    0    5  ~970~1
   -      5     -    A    20        OR2                0    4    1    0  :978
   -      8     -    A    19        OR2    s           4    0    0    3  ~1117~1
   -      4     -    A    14        OR2    s           2    0    0    3  ~1117~2
   -      1     -    A    22        OR2        !       3    1    0    3  :1383
   -      4     -    A    18        OR2                1    3    0    2  :1384
   -      2     -    A    19        OR2    s           4    0    0    7  ~1516~1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩成人一区二区三区在线观看| 欧美视频日韩视频在线观看| 欧美日韩欧美一区二区| 亚洲自拍偷拍欧美| 欧美在线制服丝袜| 亚洲成人精品一区| 欧美一级专区免费大片| 日本女人一区二区三区| 精品国产亚洲在线| 国产一区日韩二区欧美三区| 亚洲国产成人porn| 7777精品久久久大香线蕉| 午夜精品久久久久影视| 日韩视频在线你懂得| 国产一区二区三区免费| 欧美国产日韩在线观看| 99久久婷婷国产| 亚洲成人在线网站| 久久综合色鬼综合色| 成人涩涩免费视频| 一区二区在线观看不卡| 欧美日韩国产综合一区二区 | 久久蜜桃av一区二区天堂| 国产一区91精品张津瑜| 亚洲乱码日产精品bd| 91精品一区二区三区在线观看| 另类小说色综合网站| 国产亚洲短视频| 一本到不卡免费一区二区| 爽好久久久欧美精品| 久久免费精品国产久精品久久久久| 99亚偷拍自图区亚洲| 日日夜夜精品免费视频| 国产天堂亚洲国产碰碰| 色婷婷狠狠综合| 精品一二三四在线| 亚洲精品老司机| 欧美mv日韩mv| 91国偷自产一区二区三区观看| 美女脱光内衣内裤视频久久网站| 欧美激情一区二区三区不卡 | 欧美在线|欧美| 精品一区二区三区在线观看国产| 亚洲欧洲精品一区二区三区不卡| 这里只有精品视频在线观看| av网站一区二区三区| 老鸭窝一区二区久久精品| 玉足女爽爽91| 久久久www成人免费毛片麻豆| 精品1区2区3区| 在线91免费看| 97se亚洲国产综合自在线| 久久99国产精品尤物| 亚洲国产精品精华液网站| 中文字幕免费不卡在线| 日韩精品一区二区三区在线播放| 色呦呦网站一区| 国产精品18久久久久久久久| 午夜视频一区二区三区| 中文字幕一区二区三区精华液| 欧美va在线播放| 欧美色大人视频| 色88888久久久久久影院野外| 国产精品综合在线视频| 麻豆成人久久精品二区三区红 | 一区二区三区中文字幕电影| 久久久久久久久岛国免费| 91麻豆精品国产| 欧美在线影院一区二区| 色婷婷精品久久二区二区蜜臂av | 亚洲欧洲无码一区二区三区| 久久久久久久综合日本| 久久综合国产精品| 日韩视频免费观看高清完整版| 制服视频三区第一页精品| 欧美精品123区| 欧美老女人在线| 欧美一卡2卡三卡4卡5免费| 91精品国模一区二区三区| 欧美日韩国产免费一区二区| 欧洲国产伦久久久久久久| 在线一区二区三区| 欧美性猛交一区二区三区精品| 91久久精品国产91性色tv| 色猫猫国产区一区二在线视频| 91色在线porny| 日本久久一区二区| 欧美专区在线观看一区| 欧美亚州韩日在线看免费版国语版| 丁香另类激情小说| 福利电影一区二区| 欧美日韩mp4| 91.com视频| 91精品国产福利| 欧美蜜桃一区二区三区| 色吧成人激情小说| 91在线你懂得| 精彩视频一区二区| 成人一级视频在线观看| 国产mv日韩mv欧美| 成人综合在线网站| 99久久精品免费观看| 色综合天天天天做夜夜夜夜做| 国产91丝袜在线观看| av男人天堂一区| 色一区在线观看| 欧美亚洲一区二区三区四区| 欧美三级乱人伦电影| 欧美日韩性生活| 日韩丝袜美女视频| 精品国产亚洲在线| 中文一区一区三区高中清不卡| 国产日本一区二区| 亚洲视频小说图片| 亚洲一区二区三区三| 日韩一区欧美二区| 男女性色大片免费观看一区二区| 蓝色福利精品导航| 国产专区综合网| av网站免费线看精品| 精品视频全国免费看| 日韩精品一区二区在线观看| 欧美成人video| 亚洲男同性视频| 婷婷国产v国产偷v亚洲高清| 毛片av中文字幕一区二区| 国产福利一区在线| 在线亚洲人成电影网站色www| av在线不卡观看免费观看| 日韩免费在线观看| 国产精品青草久久| 亚洲曰韩产成在线| 久99久精品视频免费观看| 成人一区二区视频| 91丝袜美女网| 欧美zozo另类异族| 久久久不卡影院| 亚洲国产婷婷综合在线精品| 欧洲另类一二三四区| 欧美午夜电影网| 中文字幕一区二区三区av| 亚洲高清三级视频| 成人一级片网址| 在线成人高清不卡| 国产日韩精品一区二区三区 | 成人午夜视频在线观看| 色婷婷av一区二区三区大白胸 | 在线免费不卡视频| 久久麻豆一区二区| 天堂蜜桃一区二区三区| 成人国产精品免费网站| 日韩天堂在线观看| 亚洲自拍另类综合| 不卡一区二区三区四区| 欧美草草影院在线视频| 亚洲一区二区三区影院| 精品中文字幕一区二区小辣椒| 欧美日韩精品免费观看视频| 国产欧美日韩激情| 美女网站色91| 欧美日韩中文一区| 1区2区3区欧美| 久久疯狂做爰流白浆xx| 欧美性极品少妇| 自拍偷拍国产亚洲| 国产成人精品免费一区二区| 日韩三区在线观看| 丝袜亚洲精品中文字幕一区| 日本精品一区二区三区高清| 国产日本欧美一区二区| 国产资源精品在线观看| 91精品国产综合久久福利软件| 亚洲图片欧美一区| 91久久精品午夜一区二区| 亚洲色图丝袜美腿| av中文字幕亚洲| 亚洲人xxxx| 91亚洲永久精品| 国产精品美女久久久久久久网站| 韩日精品视频一区| 欧美大片免费久久精品三p| 免费在线观看精品| 7777精品伊人久久久大香线蕉超级流畅| 亚洲视频在线一区| 色综合中文字幕国产| 免费观看在线综合| 精品日韩99亚洲| 蜜臀av性久久久久蜜臀aⅴ四虎| 在线不卡一区二区| 一区二区成人在线| 666欧美在线视频| 美女一区二区久久| 精品国产一区二区三区四区四 | 成人午夜av电影| 国产婷婷色一区二区三区四区 | 久久99精品视频| 2020国产成人综合网| 日本美女一区二区三区视频| 久久综合久久鬼色中文字| 国产在线麻豆精品观看|