?? receiver.fit.qmsg
字號:
{ "Info" "IFSAC_FSAC_START_LUT_IO_MAC_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, RAM blocks, and DSP blocks to improve timing and density" { } { } 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_MAC_RAM_PACKING" "" "Info: Finished moving registers into LUTs, I/O cells, DSP blocks, and RAM blocks" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" { } { } 0}
{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "11 unused 3.30 2 9 0 " "Info: Number of I/O pins in group: 11 (unused VREF, 3.30 VCCIO, 2 input, 9 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "LVTTL. " "Info: I/O standards used: LVTTL." { } { } 0} } { } 0} } { } 0}
{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "Info: I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Info: Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use unused 0 61 " "Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 61 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use unused 0 59 " "Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 59 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use unused 0 54 " "Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 54 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use unused 1 55 " "Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used -- 55 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use unused 0 59 " "Info: I/O bank number 5 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 59 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use unused 0 61 " "Info: I/O bank number 6 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 61 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use unused 0 57 " "Info: I/O bank number 7 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 57 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use unused 0 54 " "Info: I/O bank number 8 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 54 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "9 does not use unused 0 6 " "Info: I/O bank number 9 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 6 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "10 does not use unused 0 0 " "Info: I/O bank number 10 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 0 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "11 does not use unused 0 6 " "Info: I/O bank number 11 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 6 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "12 does not use unused 0 0 " "Info: I/O bank number 12 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 0 pins available" { } { } 0} } { } 0} } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" { } { } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "4.135 ns register register " "Info: Estimated most critical path is register to register delay of 4.135 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns midcnt\[3\] 1 REG LAB_X1_Y22 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X1_Y22; Fanout = 4; REG Node = 'midcnt\[3\]'" { } { { "C:/altera/experi/experi2/db/receiver_cmp.qrpt" "" { Report "C:/altera/experi/experi2/db/receiver_cmp.qrpt" Compiler "receiver" "UNKNOWN" "V1" "C:/altera/experi/experi2/db/receiver.quartus_db" { Floorplan "C:/altera/experi/experi2/" "" "" { midcnt[3] } "NODE_NAME" } "" } } { "receiver.vhd" "" { Text "C:/altera/experi/experi2/receiver.vhd" 17 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.739 ns) + CELL(0.527 ns) 1.266 ns pdata\[0\]~101 2 COMB LAB_X3_Y22 1 " "Info: 2: + IC(0.739 ns) + CELL(0.527 ns) = 1.266 ns; Loc. = LAB_X3_Y22; Fanout = 1; COMB Node = 'pdata\[0\]~101'" { } { { "C:/altera/experi/experi2/db/receiver_cmp.qrpt" "" { Report "C:/altera/experi/experi2/db/receiver_cmp.qrpt" Compiler "receiver" "UNKNOWN" "V1" "C:/altera/experi/experi2/db/receiver.quartus_db" { Floorplan "C:/altera/experi/experi2/" "" "1.266 ns" { midcnt[3] pdata[0]~101 } "NODE_NAME" } "" } } { "receiver.vhd" "" { Text "C:/altera/experi/experi2/receiver.vhd" 9 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.578 ns) + CELL(0.244 ns) 2.088 ns pdata\[0\]~102 3 COMB LAB_X2_Y22 8 " "Info: 3: + IC(0.578 ns) + CELL(0.244 ns) = 2.088 ns; Loc. = LAB_X2_Y22; Fanout = 8; COMB Node = 'pdata\[0\]~102'" { } { { "C:/altera/experi/experi2/db/receiver_cmp.qrpt" "" { Report "C:/altera/experi/experi2/db/receiver_cmp.qrpt" Compiler "receiver" "UNKNOWN" "V1" "C:/altera/experi/experi2/db/receiver.quartus_db" { Floorplan "C:/altera/experi/experi2/" "" "0.822 ns" { pdata[0]~101 pdata[0]~102 } "NODE_NAME" } "" } } { "receiver.vhd" "" { Text "C:/altera/experi/experi2/receiver.vhd" 9 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.213 ns) + CELL(0.834 ns) 4.135 ns pdata\[5\]~reg0 4 REG LAB_X2_Y21 1 " "Info: 4: + IC(1.213 ns) + CELL(0.834 ns) = 4.135 ns; Loc. = LAB_X2_Y21; Fanout = 1; REG Node = 'pdata\[5\]~reg0'" { } { { "C:/altera/experi/experi2/db/receiver_cmp.qrpt" "" { Report "C:/altera/experi/experi2/db/receiver_cmp.qrpt" Compiler "receiver" "UNKNOWN" "V1" "C:/altera/experi/experi2/db/receiver.quartus_db" { Floorplan "C:/altera/experi/experi2/" "" "2.047 ns" { pdata[0]~102 pdata[5]~reg0 } "NODE_NAME" } "" } } { "receiver.vhd" "" { Text "C:/altera/experi/experi2/receiver.vhd" 40 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.605 ns 38.81 % " "Info: Total cell delay = 1.605 ns ( 38.81 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.530 ns 61.19 % " "Info: Total interconnect delay = 2.530 ns ( 61.19 % )" { } { } 0} } { { "C:/altera/experi/experi2/db/receiver_cmp.qrpt" "" { Report "C:/altera/experi/experi2/db/receiver_cmp.qrpt" Compiler "receiver" "UNKNOWN" "V1" "C:/altera/experi/experi2/db/receiver.quartus_db" { Floorplan "C:/altera/experi/experi2/" "" "4.135 ns" { midcnt[3] pdata[0]~101 pdata[0]~102 pdata[5]~reg0 } "NODE_NAME" } "" } } } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Info: Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" { } { } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" { } { } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" { } { } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Mon Jan 16 15:17:43 2006 " "Info: Processing ended: Mon Jan 16 15:17:43 2006" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:21 " "Info: Elapsed time: 00:00:21" { } { } 0} } { } 0}
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -