亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt10.rpt

?? 在本示例程序中
?? RPT
字號:
Project Information                          e:\741\2502144\02502144\cnt10.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 01/04/2005 13:54:32

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT10


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

cnt10     EPM7032VLC44-12  3        5        0      6       1           18 %

User Pins:                 3        5        0  



Project Information                          e:\741\2502144\02502144\cnt10.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk0' chosen for auto global Clock


Project Information                          e:\741\2502144\02502144\cnt10.rpt

** FILE HIERARCHY **



|lpm_add_sub:109|
|lpm_add_sub:109|addcore:adder|
|lpm_add_sub:109|addcore:adder|addcore:adder0|
|lpm_add_sub:109|altshift:result_ext_latency_ffs|
|lpm_add_sub:109|altshift:carry_ext_latency_ffs|
|lpm_add_sub:109|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                 e:\741\2502144\02502144\cnt10.rpt
cnt10

***** Logic for device 'cnt10' compiled without errors.




Device: EPM7032VLC44-12

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R                                
              E                                
              S  u  r                          
              E  p  e                          
              R  d  s              c           
              V  o  e  P  G  G  G  l  G        
              E  w  t  D  N  N  N  k  N  q  q  
              D  n  0  n  D  D  D  0  D  0  2  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | q3 
RESERVED |  8                                38 | q1 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | cout 
RESERVED | 11                                35 | VCC 
RESERVED | 12        EPM7032VLC44-12         34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                 e:\741\2502144\02502144\cnt10.rpt
cnt10

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/16( 12%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     6/16( 37%)   5/16( 31%)   1/16(  6%)   7/36( 19%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             7/32     ( 21%)
Total logic cells used:                          6/32     ( 18%)
Total shareable expanders used:                  1/32     (  3%)
Total Turbo logic cells used:                    6/32     ( 18%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  5.83
Total fan-in:                                    35

Total input pins required:                       3
Total output pins required:                      5
Total bidirectional pins required:               0
Total logic cells required:                      6
Total flipflops required:                        4
Total product terms required:                   20
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           1

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                 e:\741\2502144\02502144\cnt10.rpt
cnt10

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk0
   4    (1)  (A)      INPUT               0      0   0    0    0    4    0  reset0
   5    (2)  (A)      INPUT               0      0   0    0    0    4    0  updown


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                 e:\741\2502144\02502144\cnt10.rpt
cnt10

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  36     22    B     OUTPUT      t        0      0   0    0    4    0    0  cout
  41     17    B         FF   +  t        0      0   0    2    4    5    1  q0 (:12)
  38     20    B         FF   +  t        0      0   0    2    3    5    1  q1 (:11)
  40     18    B         FF   +  t        0      0   0    2    5    4    1  q2 (:10)
  39     19    B         FF   +  t        1      0   0    2    4    5    0  q3 (:9)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                 e:\741\2502144\02502144\cnt10.rpt
cnt10

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (37)    21    B       SOFT      t        0      0   0    0    3    1    0  |LPM_ADD_SUB:109|addcore:adder|addcore:adder0|result_node2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                 e:\741\2502144\02502144\cnt10.rpt
cnt10

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                     Logic cells placed in LAB 'B'
        +----------- LC22 cout
        | +--------- LC21 |LPM_ADD_SUB:109|addcore:adder|addcore:adder0|result_node2
        | | +------- LC17 q0
        | | | +----- LC20 q1
        | | | | +--- LC18 q2
        | | | | | +- LC19 q3
        | | | | | | 
        | | | | | |   Other LABs fed by signals
        | | | | | |   that feed LAB 'B'
LC      | | | | | | | A B |     Logic cells that feed LAB 'B':
LC21 -> - - - - * - | - * | <-- |LPM_ADD_SUB:109|addcore:adder|addcore:adder0|result_node2
LC17 -> * * * * * * | - * | <-- q0
LC20 -> * * * * * * | - * | <-- q1
LC18 -> * * * - * * | - * | <-- q2
LC19 -> * - * * * * | - * | <-- q3

Pin
43   -> - - - - - - | - - | <-- clk0
4    -> - - * * * * | - * | <-- reset0
5    -> - - * * * * | - * | <-- updown


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                 e:\741\2502144\02502144\cnt10.rpt
cnt10

** EQUATIONS **

clk0     : INPUT;
reset0   : INPUT;
updown   : INPUT;

-- Node name is 'cout' 
-- Equation name is 'cout', location is LC022, type is output.
 cout    = LCELL( _EQ001 $  GND);
  _EQ001 =  q0 & !q1 & !q2 &  q3;

-- Node name is 'q0' = 'cq0' 
-- Equation name is 'q0', location is LC017, type is output.
 q0      = DFFE( _EQ002 $  GND, GLOBAL( clk0), !reset0,  VCC,  updown);
  _EQ002 = !q0 & !q1 & !q2 &  q3
         # !q0 & !q3;

-- Node name is 'q1' = 'cq1' 
-- Equation name is 'q1', location is LC020, type is output.
 q1      = DFFE( _EQ003 $  GND, GLOBAL( clk0), !reset0,  VCC,  updown);
  _EQ003 = !q0 &  q1 & !q3
         #  q0 & !q1 & !q3;

-- Node name is 'q2' = 'cq2' 
-- Equation name is 'q2', location is LC018, type is output.
 q2      = DFFE( _EQ004 $  GND, GLOBAL( clk0), !reset0,  VCC,  updown);
  _EQ004 =  _LC021 & !q0 & !q1 & !q2 &  q3
         #  _LC021 & !q3;

-- Node name is 'q3' = 'cq3' 
-- Equation name is 'q3', location is LC019, type is output.
 q3      = DFFE( _EQ005 $  GND, GLOBAL( clk0), !reset0,  VCC,  updown);
  _EQ005 = !q0 & !q1 & !q2 &  q3 &  _X001
         #  q0 &  q1 &  q2 & !q3;
  _X001  = EXP( q0 &  q1 &  q2);

-- Node name is '|LPM_ADD_SUB:109|addcore:adder|addcore:adder0|result_node2' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC021', type is buried 
_LC021   = LCELL( q2 $  _EQ006);
  _EQ006 =  q0 &  q1;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                          e:\741\2502144\02502144\cnt10.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 15,363K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色婷婷综合久久久久中文| 欧美午夜在线一二页| 日本亚洲最大的色成网站www| 中文字幕免费观看一区| 精品人在线二区三区| 欧美日韩国产综合一区二区三区| 97se亚洲国产综合自在线观| 国产精品白丝av| 久久国产精品第一页| 香蕉成人啪国产精品视频综合网| 亚洲视频一区二区在线观看| 国产精品乱码一区二三区小蝌蚪| 精品国产污网站| 日韩欧美国产成人一区二区| 欧美一区二区成人6969| 777欧美精品| 欧美日韩精品三区| 欧美日韩亚洲高清一区二区| 在线观看视频一区二区| 日本韩国精品在线| 欧美在线免费观看亚洲| 在线一区二区三区四区五区| 在线亚洲人成电影网站色www| 国产精品亚洲专一区二区三区 | av成人免费在线| 国产经典欧美精品| 高清视频一区二区| hitomi一区二区三区精品| 成人a区在线观看| 99精品视频一区二区三区| av一二三不卡影片| 一本大道久久a久久精二百| 色综合天天狠狠| 欧美日韩成人综合天天影院 | 91精品蜜臀在线一区尤物| 欧美精品久久一区二区三区| 7777精品伊人久久久大香线蕉经典版下载 | 国产精品久久久久桃色tv| 中文字幕av一区二区三区| 中文字幕乱码久久午夜不卡| 国产精品久久看| 一区二区不卡在线视频 午夜欧美不卡在| 亚洲三级理论片| 午夜影视日本亚洲欧洲精品| 久久精品国产澳门| 美女在线一区二区| 国产在线精品一区二区夜色| 狂野欧美性猛交blacked| 日本少妇一区二区| 国产91在线观看丝袜| 99精品视频中文字幕| 欧美日韩国产小视频在线观看| 日韩欧美三级在线| 国产精品私房写真福利视频| 樱花影视一区二区| 蜜臀a∨国产成人精品| 国产精品一区二区视频| 99re成人在线| 91精品国产综合久久久蜜臀图片| www国产亚洲精品久久麻豆| 亚洲欧洲成人av每日更新| 亚洲成av人影院| 国产乱码一区二区三区| 91一区一区三区| 欧美一区欧美二区| 国产精品你懂的| 天天影视涩香欲综合网 | 在线播放91灌醉迷j高跟美女| 精品日韩99亚洲| 亚洲欧美在线aaa| 天涯成人国产亚洲精品一区av| 久久99精品网久久| 色综合久久久久综合99| 精品国产一区二区精华| 亚洲精品网站在线观看| 韩国女主播成人在线| 色菇凉天天综合网| 亚洲精品一线二线三线无人区| 亚洲人妖av一区二区| 久久99精品国产91久久来源| gogo大胆日本视频一区| 日韩精品影音先锋| 亚洲自拍偷拍麻豆| 成人丝袜高跟foot| 欧美精品一区二区三| 亚洲国产日韩一级| 成人免费高清在线观看| 亚洲精品在线观看网站| 香蕉久久夜色精品国产使用方法 | 日韩美女精品在线| 国产在线精品一区在线观看麻豆| 久久无码av三级| 欧美亚洲自拍偷拍| 欧美日韩免费观看一区三区| 欧美国产一区在线| 一区二区在线观看免费| 国产高清不卡一区二区| 在线精品亚洲一区二区不卡| 国产精品美女久久久久久久久久久| 日本女优在线视频一区二区| 欧美在线观看视频在线| 国产精品第五页| 国产一区 二区| 欧美一区二区精品在线| 午夜欧美电影在线观看| 色噜噜狠狠成人中文综合 | 丰满放荡岳乱妇91ww| 日韩精品综合一本久道在线视频| 亚洲综合激情另类小说区| 成人午夜私人影院| 久久综合丝袜日本网| 天天影视色香欲综合网老头| 欧美丝袜自拍制服另类| 国产精品18久久久久久久久久久久| 国产日韩欧美a| 欧美精品一区二区三区蜜桃视频| 国产不卡在线视频| 亚洲精品视频自拍| 日韩电影在线看| 日韩一级欧美一级| 欧美午夜精品一区| 免费日韩伦理电影| 亚洲一区免费在线观看| 国产日韩欧美不卡在线| 日韩欧美成人一区| 欧美精品在线观看播放| 91激情五月电影| 视频在线观看91| 午夜不卡av免费| 蜜桃av噜噜一区| 精品在线播放免费| 韩国视频一区二区| 激情伊人五月天久久综合| 亚洲一区二区视频在线观看| 日韩美女一区二区三区四区| 欧美系列亚洲系列| 日韩欧美久久久| 337p粉嫩大胆噜噜噜噜噜91av| 精品久久国产97色综合| 国产欧美日韩精品一区| 欧美日韩黄色一区二区| 欧美成人三级电影在线| 国产精品免费人成网站| 国产欧美一区二区精品仙草咪| 日韩亚洲欧美一区| 欧美韩国日本不卡| 最新中文字幕一区二区三区| 亚洲成人tv网| 久久国产成人午夜av影院| 国产成人午夜高潮毛片| 欧美日韩亚洲高清一区二区| 日本一区二区视频在线观看| 亚洲国产视频一区二区| 国产黑丝在线一区二区三区| 日韩三级电影网址| 亚洲国产精品一区二区久久恐怖片| 国产精品久久久久影院老司| 日本成人在线电影网| 色av一区二区| 中文字幕一区三区| 国产成人啪午夜精品网站男同| 日韩女优视频免费观看| 免费久久精品视频| 91精品国产一区二区人妖| 五月天国产精品| 欧美日韩成人高清| 亚洲成av人片一区二区三区 | 9191成人精品久久| 中文字幕制服丝袜成人av| 国产一区二区不卡在线| 日韩欧美国产一区二区在线播放| 亚洲18色成人| 精品视频在线免费| 日韩高清一区在线| 9191成人精品久久| 日韩电影免费在线| 久久久久久久久久久久久女国产乱 | 日韩一区二区三区av| 日韩av电影免费观看高清完整版在线观看 | 免费黄网站欧美| 日韩精品一区二区三区swag| 蜜桃一区二区三区在线观看| 欧美巨大另类极品videosbest| 国产精品一区二区免费不卡 | 欧美激情在线看| av成人老司机| 天天色图综合网| 精品久久久久av影院| 一本大道综合伊人精品热热| 国产欧美综合色| 欧美亚洲丝袜传媒另类| 美腿丝袜亚洲一区| 中文字幕视频一区| 久久99国产精品久久| 97精品国产97久久久久久久久久久久| 日韩视频在线你懂得| 日韩精品一级中文字幕精品视频免费观看 | 欧美久久一二区| 成人精品视频一区二区三区尤物| 日本成人在线不卡视频|