?? jifei.rpt
字號(hào):
Project Information f:\2502144\02502144\jifei.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 03/21/2006 14:34:10
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
JIFEI
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
jifei EPF10K10LC84-3 19 25 0 0 0 % 69 11 %
User Pins: 19 25 0
Project Information f:\2502144\02502144\jifei.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Node 'bbp' has assignments but doesn't exist or is a primitive array -- edit the project's ACF to fix the problem
Project Information f:\2502144\02502144\jifei.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
jifei@35 --------- bbp
jifei@1 clk
jifei@48 count0
jifei@47 count1
jifei@39 count2
jifei@38 count3
jifei@84 dd0
jifei@44 dd1
jifei@50 dd2
jifei@49 dd3
jifei@36 ko1
jifei@37 ko2
jifei@30 load
jifei@5 out20
jifei@6 out21
jifei@7 out22
jifei@8 out23
jifei@9 out30
jifei@10 out31
jifei@11 out32
jifei@16 out33
jifei@72 out40
jifei@73 out41
jifei@78 out42
jifei@79 out43
jifei@80 out60
jifei@81 out61
jifei@83 out62
jifei@3 out63
jifei@28 reset
jifei@29 up_down
Project Information f:\2502144\02502144\jifei.rpt
** FILE HIERARCHY **
|fenpin16:u1|
|fenpin16:u1|lpm_add_sub:33|
|fenpin16:u1|lpm_add_sub:33|addcore:adder|
|fenpin16:u1|lpm_add_sub:33|altshift:result_ext_latency_ffs|
|fenpin16:u1|lpm_add_sub:33|altshift:carry_ext_latency_ffs|
|fenpin16:u1|lpm_add_sub:33|altshift:oflow_ext_latency_ffs|
|cnt16:u2|
|cnt16:u2|lpm_add_sub:63|
|cnt16:u2|lpm_add_sub:63|addcore:adder|
|cnt16:u2|lpm_add_sub:63|altshift:result_ext_latency_ffs|
|cnt16:u2|lpm_add_sub:63|altshift:carry_ext_latency_ffs|
|cnt16:u2|lpm_add_sub:63|altshift:oflow_ext_latency_ffs|
|cnt16:u2|lpm_add_sub:120|
|cnt16:u2|lpm_add_sub:120|addcore:adder|
|cnt16:u2|lpm_add_sub:120|altshift:result_ext_latency_ffs|
|cnt16:u2|lpm_add_sub:120|altshift:carry_ext_latency_ffs|
|cnt16:u2|lpm_add_sub:120|altshift:oflow_ext_latency_ffs|
|cnt99:u3|
|cnt99:u3|lpm_add_sub:196|
|cnt99:u3|lpm_add_sub:196|addcore:adder|
|cnt99:u3|lpm_add_sub:196|altshift:result_ext_latency_ffs|
|cnt99:u3|lpm_add_sub:196|altshift:carry_ext_latency_ffs|
|cnt99:u3|lpm_add_sub:196|altshift:oflow_ext_latency_ffs|
|cnt99:u3|lpm_add_sub:434|
|cnt99:u3|lpm_add_sub:434|addcore:adder|
|cnt99:u3|lpm_add_sub:434|altshift:result_ext_latency_ffs|
|cnt99:u3|lpm_add_sub:434|altshift:carry_ext_latency_ffs|
|cnt99:u3|lpm_add_sub:434|altshift:oflow_ext_latency_ffs|
|cnt10:u4|
|cnt10:u4|lpm_add_sub:109|
|cnt10:u4|lpm_add_sub:109|addcore:adder|
|cnt10:u4|lpm_add_sub:109|altshift:result_ext_latency_ffs|
|cnt10:u4|lpm_add_sub:109|altshift:carry_ext_latency_ffs|
|cnt10:u4|lpm_add_sub:109|altshift:oflow_ext_latency_ffs|
|cnt99:u5|
|cnt99:u5|lpm_add_sub:196|
|cnt99:u5|lpm_add_sub:196|addcore:adder|
|cnt99:u5|lpm_add_sub:196|altshift:result_ext_latency_ffs|
|cnt99:u5|lpm_add_sub:196|altshift:carry_ext_latency_ffs|
|cnt99:u5|lpm_add_sub:196|altshift:oflow_ext_latency_ffs|
|cnt99:u5|lpm_add_sub:434|
|cnt99:u5|lpm_add_sub:434|addcore:adder|
|cnt99:u5|lpm_add_sub:434|altshift:result_ext_latency_ffs|
|cnt99:u5|lpm_add_sub:434|altshift:carry_ext_latency_ffs|
|cnt99:u5|lpm_add_sub:434|altshift:oflow_ext_latency_ffs|
Device-Specific Information: f:\2502144\02502144\jifei.rpt
jifei
***** Logic for device 'jifei' compiled without errors.
Device: EPF10K10LC84-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
^
C
O
N
V G F
o o o o o o o C o o N o o o o _ ^
u u u u u u u C u u D u u u u # D n
t t t t t t t I t c d t I t t t t T O C
3 3 3 2 2 2 2 N 6 p l d 6 N 6 6 4 4 C N E
2 1 0 3 2 1 0 T 3 g k 0 2 T 1 0 3 2 K E O
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
^DATA0 | 12 74 | #TDO
^DCLK | 13 73 | out41
^nCE | 14 72 | out40
#TDI | 15 71 | RESERVED
out33 | 16 70 | RESERVED
RESERVED | 17 69 | RESERVED
RESERVED | 18 68 | GNDINT
RESERVED | 19 67 | out50
VCCINT | 20 66 | out10
out11 | 21 65 | out13
out12 | 22 EPF10K10LC84-3 64 | cout
out52 | 23 63 | VCCINT
out53 | 24 62 | RESERVED
out51 | 25 61 | RESERVED
GNDINT | 26 60 | aq2
RESERVED | 27 59 | RESERVED
reset | 28 58 | aq3
up_down | 29 57 | #TMS
load | 30 56 | #TRST
^MSEL0 | 31 55 | ^nSTATUS
^MSEL1 | 32 54 | RESERVED
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
V ^ R k k c c V G a a d V G c c d d R R R
C n E o o o o C N q q d C N o o d d E E E
C C S 1 2 u u C D 0 1 1 C D u u 3 2 S S S
I O E n n I I I I n n E E E
N N R t t N N N N t t R R R
T F V 3 2 T T T T 1 0 V V V
I E E E E
G D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: f:\2502144\02502144\jifei.rpt
jifei
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
B1 8/ 8(100%) 3/ 8( 37%) 3/ 8( 37%) 1/2 1/2 8/22( 36%)
B2 8/ 8(100%) 1/ 8( 12%) 5/ 8( 62%) 2/2 1/2 14/22( 63%)
B4 8/ 8(100%) 3/ 8( 37%) 2/ 8( 25%) 1/2 2/2 8/22( 36%)
B5 8/ 8(100%) 1/ 8( 12%) 5/ 8( 62%) 1/2 2/2 8/22( 36%)
B8 7/ 8( 87%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 2/22( 9%)
B10 8/ 8(100%) 0/ 8( 0%) 5/ 8( 62%) 1/2 1/2 6/22( 27%)
B11 1/ 8( 12%) 1/ 8( 12%) 1/ 8( 12%) 1/2 1/2 5/22( 22%)
B12 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 2/22( 9%)
B13 6/ 8( 75%) 1/ 8( 12%) 4/ 8( 50%) 2/2 1/2 13/22( 59%)
B21 5/ 8( 62%) 2/ 8( 25%) 4/ 8( 50%) 1/2 1/2 6/22( 27%)
B24 1/ 8( 12%) 1/ 8( 12%) 1/ 8( 12%) 1/2 1/2 4/22( 18%)
C23 8/ 8(100%) 4/ 8( 50%) 0/ 8( 0%) 1/2 2/2 7/22( 31%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 38/53 ( 71%)
Total logic cells used: 69/576 ( 11%)
Total embedded cells used: 0/24 ( 0%)
Total EABs used: 0/3 ( 0%)
Average fan-in: 3.34/4 ( 83%)
Total fan-in: 231/2304 ( 10%)
Total input pins required: 19
Total input I/O cell registers required: 0
Total output pins required: 25
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 69
Total flipflops required: 28
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 8/ 576 ( 1%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 8 8 0 8 8 0 0 7 0 8 1 1 0 6 0 0 0 0 0 0 0 5 0 0 1 61/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 8/0
Total: 8 8 0 8 8 0 0 7 0 8 1 1 0 6 0 0 0 0 0 0 0 5 0 8 1 69/0
Device-Specific Information: f:\2502144\02502144\jifei.rpt
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號(hào)
Ctrl + =
減小字號(hào)
Ctrl + -