亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? top.syr

?? 通過UART從PC主機(jī)讀取圖片數(shù)據(jù)
?? SYR
?? 第 1 頁 / 共 3 頁
字號:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.95 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.95 s | Elapsed : 0.00 / 1.00 s --> Reading design: top.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : top.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : topOutput Format                      : NGCTarget Device                      : xc2v1000-4-fg456---- Source OptionsTop Module Name                    : topAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 16Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : top.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NOtristate2logic                     : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3215 - Unit work/TOP is now defined in a different file: was G:/doc/lab6/top.vhd, now is E:/FPGA/Exp6-VGA/top.vhdWARNING:HDLParsers:3215 - Unit work/TOP/BEHAVIORAL is now defined in a different file: was G:/doc/lab6/top.vhd, now is E:/FPGA/Exp6-VGA/top.vhdWARNING:HDLParsers:3215 - Unit work/VGA is now defined in a different file: was G:/doc/lab6/vga.vhd, now is E:/FPGA/Exp6-VGA/vga.vhdWARNING:HDLParsers:3215 - Unit work/VGA/BEHAVIORAL is now defined in a different file: was G:/doc/lab6/vga.vhd, now is E:/FPGA/Exp6-VGA/vga.vhdWARNING:HDLParsers:3215 - Unit work/WRLOGO is now defined in a different file: was G:/doc/lab6/wrlogo.vhd, now is E:/FPGA/Exp6-VGA/wrlogo.vhdWARNING:HDLParsers:3215 - Unit work/WRLOGO/BEHAVIORAL is now defined in a different file: was G:/doc/lab6/wrlogo.vhd, now is E:/FPGA/Exp6-VGA/wrlogo.vhdWARNING:HDLParsers:3481 - No primary, secondary unit in the file E:\FPGA\Exp6-VGA/logo.vhd. Ignore this file from project file top_vhdl.prj.WARNING:HDLParsers:3215 - Unit work/UARTREC is now defined in a different file: was G:/doc/lab6/uartrec.vhd, now is E:/FPGA/Exp6-VGA/uartrec.vhdWARNING:HDLParsers:3215 - Unit work/UARTREC/BEHAVIORAL is now defined in a different file: was G:/doc/lab6/uartrec.vhd, now is E:/FPGA/Exp6-VGA/uartrec.vhdCompiling vhdl file E:/FPGA/Exp6-VGA/uartrec.vhd in Library work.Architecture behavioral of Entity uartrec is up to date.Compiling vhdl file E:/FPGA/Exp6-VGA/wrlogo.vhd in Library work.Architecture behavioral of Entity wrlogo is up to date.Compiling vhdl file E:/FPGA/Exp6-VGA/vga.vhd in Library work.Architecture behavioral of Entity vga is up to date.Compiling vhdl file E:/FPGA/Exp6-VGA/top.vhd in Library work.Architecture behavioral of Entity top is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <top> (Architecture <behavioral>).INFO:Xst:1739 - HDL ADVISOR - E:/FPGA/Exp6-VGA/top.vhd line 15: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - E:/FPGA/Exp6-VGA/top.vhd line 16: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - E:/FPGA/Exp6-VGA/top.vhd line 14: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - E:/FPGA/Exp6-VGA/top.vhd line 15: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.WARNING:Xst:819 - E:/FPGA/Exp6-VGA/top.vhd line 112: The following signals are missing in the process sensitivity list:   data_sram.WARNING:Xst:819 - E:/FPGA/Exp6-VGA/top.vhd line 121: The following signals are missing in the process sensitivity list:   data_ram, data_srambuf.Entity <top> analyzed. Unit <top> generated.Analyzing Entity <uartrec> (Architecture <behavioral>).WARNING:Xst:766 - E:/FPGA/Exp6-VGA/uartrec.vhd line 39: Generating a Black Box for component <IBUF>.WARNING:Xst:766 - E:/FPGA/Exp6-VGA/uartrec.vhd line 41: Generating a Black Box for component <BUFG>.Entity <uartrec> analyzed. Unit <uartrec> generated.Analyzing Entity <wrlogo> (Architecture <behavioral>).WARNING:Xst:819 - E:/FPGA/Exp6-VGA/wrlogo.vhd line 43: The following signals are missing in the process sensitivity list:   webuf, RxAv, readclk.WARNING:Xst:766 - E:/FPGA/Exp6-VGA/wrlogo.vhd line 107: Generating a Black Box for component <logo>.Entity <wrlogo> analyzed. Unit <wrlogo> generated.Analyzing Entity <vga> (Architecture <behavioral>).WARNING:Xst:819 - E:/FPGA/Exp6-VGA/vga.vhd line 47: The following signals are missing in the process sensitivity list:   hs.Entity <vga> analyzed. Unit <vga> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <vga>.    Related source file is E:/FPGA/Exp6-VGA/vga.vhd.    Found 11-bit comparator greatequal for signal <$n0007> created at line 58.    Found 11-bit comparator less for signal <$n0008> created at line 58.    Found 11-bit comparator greatequal for signal <$n0009> created at line 63.    Found 11-bit comparator less for signal <$n0010> created at line 63.    Found 10-bit up counter for signal <hlocbuf>.    Found 1-bit register for signal <vgaclk>.    Found 10-bit up counter for signal <vlocbuf>.    Summary:	inferred   2 Counter(s).	inferred   1 D-type flip-flop(s).	inferred   4 Comparator(s).Unit <vga> synthesized.Synthesizing Unit <wrlogo>.    Related source file is E:/FPGA/Exp6-VGA/wrlogo.vhd.    Found 8-bit register for signal <dout>.    Found 1-bit register for signal <logo_flag>.    Found 3-bit adder for signal <$n0014> created at line 67.    Found 4-bit adder for signal <$n0015> created at line 67.    Found 10-bit comparator greatequal for signal <$n0019> created at line 99.    Found 10-bit comparator greatequal for signal <$n0020> created at line 67.    Found 10-bit comparator less for signal <$n0021> created at line 67.    Found 10-bit comparator greatequal for signal <$n0022> created at line 67.    Found 10-bit comparator less for signal <$n0023> created at line 67.    Found 13-bit adder for signal <$n0024> created at line 75.    Found 10-bit comparator lessequal for signal <$n0025> created at line 95.    Found 13-bit register for signal <addr>.    Found 10-bit register for signal <inc_x>.    Found 10-bit register for signal <inc_y>.    Found 10-bit up accumulator for signal <mov_x>.    Found 10-bit up accumulator for signal <mov_y>.    Found 1-bit register for signal <readclk>.    Found 1-bit register for signal <webuf>.    Found 1 1-bit 2-to-1 multiplexers.    Summary:	inferred   2 Accumulator(s).	inferred  24 D-type flip-flop(s).	inferred   3 Adder/Subtracter(s).	inferred   6 Comparator(s).	inferred   1 Multiplexer(s).Unit <wrlogo> synthesized.Synthesizing Unit <uartrec>.    Related source file is E:/FPGA/Exp6-VGA/uartrec.vhd.    Found finite state machine <FSM_0> for signal <present_state>.    -----------------------------------------------------------------------    | States             | 3                                              |    | Transitions        | 7                                              |    | Inputs             | 4                                              |    | Outputs            | 3                                              |    | Clock              | recclk (rising_edge)                           |    | Power Up State     | idle                                           |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <RxAv>.    Found 8-bit register for signal <data>.    Found 3-bit adder for signal <$n0025> created at line 59.    Found 3-bit adder for signal <$n0026> created at line 77.    Found 3-bit register for signal <bitpos>.    Found 3-bit register for signal <cnt>.    Found 8-bit register for signal <data_buf>.    Found 7-bit up counter for signal <divcnt>.    Found 1-bit register for signal <recclk>.    Summary:	inferred   1 Finite State Machine(s).	inferred   1 Counter(s).	inferred  24 D-type flip-flop(s).	inferred   2 Adder/Subtracter(s).Unit <uartrec> synthesized.Synthesizing Unit <top>.    Related source file is E:/FPGA/Exp6-VGA/top.vhd.WARNING:Xst:646 - Signal <weram> is assigned but never used.WARNING:Xst:653 - Signal <data_sram> is used but never assigned. Tied to value 00000000.WARNING:Xst:1780 - Signal <counter> is never used or assigned.WARNING:Xst:1780 - Signal <vgaclk> is never used or assigned.WARNING:Xst:653 - Signal <wesram> is used but never assigned. Tied to value 0.    Found 8 1-bit 2-to-1 multiplexers.    Summary:	inferred   8 Multiplexer(s).Unit <top> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Selecting encoding for FSM_0 ...Optimizing FSM <FSM_0> on signal <present_state> with one-hot encoding.Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Adders/Subtractors               : 5 13-bit adder                      : 1 4-bit adder                       : 1 3-bit adder                       : 3# Counters                         : 3 10-bit up counter                 : 2

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
热久久免费视频| 久久久久久久久99精品| 精品在线免费视频| 日韩一区二区不卡| a4yy欧美一区二区三区| 日韩国产在线观看一区| 91精品国产一区二区人妖| 亚洲高清在线精品| 国产欧美日韩一区二区三区在线观看| 国产成人综合亚洲91猫咪| 国产三级三级三级精品8ⅰ区| 色欲综合视频天天天| 国模大尺度一区二区三区| 久久久777精品电影网影网| 欧美三级视频在线播放| 亚洲国产欧美一区二区三区丁香婷| 久久综合九色综合97_久久久| 国产一区二区在线观看免费| 亚洲欧美激情小说另类| 欧美亚洲丝袜传媒另类| 日韩不卡一二三区| 一区二区免费在线播放| 欧美群妇大交群中文字幕| caoporm超碰国产精品| 亚洲精品视频一区| 国产精品丝袜91| 久久婷婷国产综合国色天香| 欧美一区二区三区的| 经典三级在线一区| 自拍偷拍欧美精品| 国产精品网站一区| 福利91精品一区二区三区| 日韩一区中文字幕| 亚洲国产精品激情在线观看| 欧美色成人综合| 成人av网站在线| 成人精品在线视频观看| 国产福利视频一区二区三区| 国产美女一区二区| 亚洲国产一区二区a毛片| 久久亚洲欧美国产精品乐播| 日韩精品一区二区三区swag| 日韩三级在线观看| 日韩视频一区二区三区在线播放 | 在线成人av影院| 777亚洲妇女| 日韩一区二区三区视频| 日韩精品一区在线| 精品免费视频一区二区| 色婷婷综合在线| 色猫猫国产区一区二在线视频| 91一区在线观看| 色欧美片视频在线观看在线视频| 韩国三级中文字幕hd久久精品| 国产一区二区三区免费看| 亚洲狠狠丁香婷婷综合久久久| 国产精品日产欧美久久久久| 亚洲婷婷国产精品电影人久久| 精品国产乱码久久久久久1区2区| 337p粉嫩大胆色噜噜噜噜亚洲| 国产亚洲精久久久久久| 国产精品伦一区二区三级视频| 亚洲欧洲日产国码二区| 国产日韩一级二级三级| 欧美一区二区网站| 久久久五月婷婷| 亚洲天堂av一区| 国产女人水真多18毛片18精品视频| 6080国产精品一区二区| 精品精品欲导航| 国产精品国产馆在线真实露脸| 欧美sm美女调教| 91精品国产91久久综合桃花| 久久毛片高清国产| 亚洲视频图片小说| 日本特黄久久久高潮| 午夜影院在线观看欧美| 国内精品自线一区二区三区视频| 日本成人在线看| 日本不卡不码高清免费观看| 亚洲一区二区视频在线| 亚洲三级电影全部在线观看高清| 国产精品天美传媒| 日韩高清在线不卡| 成人丝袜18视频在线观看| 国产伦精品一区二区三区在线观看| 99久久99久久精品免费观看| 91精品国产综合久久精品| 中文字幕在线视频一区| 国产精品青草综合久久久久99| 午夜电影久久久| 成人久久18免费网站麻豆| 成人av在线一区二区| 成人爱爱电影网址| 日韩一区二区在线看| 亚洲另类在线视频| 国产精品 欧美精品| 7777精品久久久大香线蕉| 国产精品毛片高清在线完整版| 国产精品美女久久久久久久网站| 石原莉奈在线亚洲二区| 色综合久久久久久久久| 欧美视频第二页| 91精品国产全国免费观看| 中文字幕一区二区三区在线不卡 | 奇米色777欧美一区二区| 日韩精品电影一区亚洲| 久久精品国产一区二区| 色爱区综合激月婷婷| 欧美激情一区二区三区全黄| 亚洲欧美国产三级| 国产精华液一区二区三区| 日韩一级高清毛片| 欧美国产综合色视频| 久久99久久99精品免视看婷婷 | 欧美另类z0zxhd电影| 国产精品国模大尺度视频| 亚洲成人在线免费| 色综合久久综合网欧美综合网| 中文字幕va一区二区三区| 亚洲国产综合在线| 91玉足脚交白嫩脚丫在线播放| 欧美国产精品一区二区三区| 亚洲国产一二三| 欧美中文字幕一二三区视频| 亚洲欧美一区二区久久| 91在线观看视频| 91精品国产色综合久久不卡蜜臀| 亚洲福利一二三区| 国产在线精品一区二区夜色 | 精品不卡在线视频| 亚洲女性喷水在线观看一区| av动漫一区二区| 91精品国产一区二区人妖| 午夜精品影院在线观看| 欧美日韩一区不卡| 婷婷国产v国产偷v亚洲高清| 精品视频123区在线观看| 亚洲国产成人av网| 成人黄色软件下载| 在线不卡中文字幕播放| 日日骚欧美日韩| 91精品久久久久久久久99蜜臂| 中文字幕不卡一区| 欧美aaaaa成人免费观看视频| 福利电影一区二区| 亚洲天天做日日做天天谢日日欢 | 99久久伊人精品| 中文字幕亚洲精品在线观看| 美洲天堂一区二卡三卡四卡视频| 成人avav在线| 亚洲精品免费看| 欧美久久久久久蜜桃| 国产精品国产三级国产普通话99| 免费美女久久99| 久久在线免费观看| 成人国产精品免费| 久久午夜电影网| 不卡av电影在线播放| 一个色在线综合| 91精品国产91热久久久做人人| 亚洲综合自拍偷拍| 欧美一区二区三区免费在线看| 国产一区91精品张津瑜| 国产精品人妖ts系列视频 | 国产农村妇女毛片精品久久麻豆| 成人午夜激情片| 亚洲综合一二区| 2023国产一二三区日本精品2022| 午夜精品久久久久久久蜜桃app| 欧美电视剧在线看免费| 成人午夜激情在线| 亚洲chinese男男1069| 色久综合一二码| 亚洲视频一区二区在线| 51久久夜色精品国产麻豆| 亚洲国产精品尤物yw在线观看| 精品久久久久久久久久久久久久久| 首页亚洲欧美制服丝腿| 久久精品视频一区| 国产美女娇喘av呻吟久久| 亚洲蜜臀av乱码久久精品蜜桃| 99久久99精品久久久久久| 日韩影院精彩在线| 7878成人国产在线观看| 婷婷开心激情综合| 91麻豆精品国产91久久久资源速度| 亚洲成人资源网| 亚洲国产精品黑人久久久| 欧美日韩午夜在线| aaa亚洲精品| 国产麻豆视频一区二区| 亚洲成a人片在线不卡一二三区| 国产精品天美传媒沈樵| 日韩精品中午字幕| 国产一区二区不卡在线| 视频一区二区中文字幕| 亚洲免费观看高清在线观看| 欧美日韩精品专区| 毛片一区二区三区|