亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? urat.rpt

?? 一個基于FPGA的串口程序,已經經過驗證,對用FPGA做串口的朋友提供參考和借鑒!
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                             d:\maxplus2\file\uart\urat.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/30/2004 11:38:35

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

urat      EPF10K10LC84-4   12     26     0    0         0  %    75       13 %

User Pins:                 12     26     0  



Project Information                             d:\maxplus2\file\uart\urat.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored logic function symbol "m16" (ID :25) -- it has no output


Project Information                             d:\maxplus2\file\uart\urat.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

urat@42                           Fs_load
urat@53                           Fs_pi0
urat@52                           Fs_pi1
urat@51                           Fs_pi2
urat@50                           Fs_pi3
urat@49                           Fs_pi4
urat@48                           Fs_pi5
urat@47                           Fs_pi6
urat@44                           Fs_pi7
urat@37                           Fs_Txd
urat@24                           js_po0
urat@23                           js_po1
urat@22                           js_po2
urat@21                           js_po3
urat@19                           js_po4
urat@18                           js_po5
urat@17                           js_po6
urat@16                           js_po7
urat@30                           Js_Rxd
urat@35                           20Mhz


Project Information                             d:\maxplus2\file\uart\urat.rpt

** FILE HIERARCHY **



|m16:25|
|s_clk:40|
|g1p:77|
|g1p:116|
|js_tb:93|
|js_sft:95|
|fs_cnt:113|
|fs_sft:115|


Device-Specific Information:                    d:\maxplus2\file\uart\urat.rpt
urat

***** Logic for device 'urat' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R        R     R     f     R        R  R  R     O     
                E  E  E  E        E     E     s     E        E  E  E     N     
                S  S  S  S  j  J  S  V  S  G  _  G  S  G  F  S  S  S     F     
                E  E  E  E  s  s  E  C  E  N  c  N  E  N  s  E  E  E     _  ^  
                R  R  R  R  _  _  R  C  R  D  l  D  R  D  _  R  R  R  #  D  n  
                V  V  V  V  c  d  V  I  V  I  o  I  V  I  p  V  V  V  T  O  C  
                E  E  E  E  l  a  E  N  E  N  c  N  E  N  o  E  E  E  C  N  E  
                D  D  D  D  k  o  D  T  D  T  k  T  D  T  8  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
    js_po7 | 16                                                              70 | 1p 
    js_po6 | 17                                                              69 | RESERVED 
    js_po5 | 18                                                              68 | GNDINT 
    js_po4 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | fs_ld 
    js_po3 | 21                                                              65 | fs_1p 
    js_po2 | 22                        EPF10K10LC84-4                        64 | RESERVED 
    js_po1 | 23                                                              63 | VCCINT 
    js_po0 | 24                                                              62 | fs_dao 
    Fs_po0 | 25                                                              61 | Fs_po4 
    GNDINT | 26                                                              60 | Fs_po6 
    Fs_po5 | 27                                                              59 | fs_clk 
    Fs_po7 | 28                                                              58 | Fs_po1 
    Fs_po3 | 29                                                              57 | #TMS 
    Js_Rxd | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | Fs_po9 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  2  R  F  F  R  V  G  F  G  F  V  G  F  F  F  F  F  F  F  
                C  n  0  E  s  s  E  C  N  s  N  s  C  N  s  s  s  s  s  s  s  
                C  C  M  S  _  _  S  C  D  _  D  _  C  D  _  _  _  _  _  _  _  
                I  O  h  E  T  p  E  I  I  l  I  p  I  I  p  p  p  p  p  p  p  
                N  N  z  R  x  o  R  N  N  o  N  i  N  N  i  i  i  i  i  i  i  
                T  F     V  d  2  V  T  T  a  T  7  T  T  6  5  4  3  2  1  0  
                   I     E        E        d                                   
                   G     D        D                                            
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    d:\maxplus2\file\uart\urat.rpt
urat

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A2       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
A3       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    1/2       3/22( 13%)   
A8       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    2/2    2/2       4/22( 18%)   
A11      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    2/2    0/2       3/22( 13%)   
B7       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    2/2    0/2       3/22( 13%)   
C4       8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
C7       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
C9       8/ 8(100%)   3/ 8( 37%)   5/ 8( 62%)    1/2    1/2       7/22( 31%)   
C16      7/ 8( 87%)   2/ 8( 25%)   4/ 8( 50%)    2/2    1/2       5/22( 22%)   
C17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C18      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       2/22(  9%)   
C22      3/ 8( 37%)   2/ 8( 25%)   1/ 8( 12%)    1/2    1/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                            35/53     ( 66%)
Total logic cells used:                         75/576    ( 13%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.21/4    ( 55%)
Total fan-in:                                 166/2304    (  7%)

Total input pins required:                      12
Total input I/O cell registers required:         0
Total output pins required:                     26
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     75
Total flipflops required:                       53
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         5/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   1   8   0   0   0   0   8   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     25/0  
 B:      0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   8   0   0   8   0   8   0   0   0   0   0   0   0   7   1   7   0   0   0   3   0   0     42/0  

Total:   0   1   8   8   0   0  16   8   8   0   8   0   0   0   0   0   7   1   7   0   0   0   3   0   0     75/0  



Device-Specific Information:                    d:\maxplus2\file\uart\urat.rpt
urat

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    2  fs_clock
  42      -     -    -    --      INPUT  G             0    0    0    0  Fs_load
  53      -     -    -    20      INPUT                0    0    0    1  Fs_pi0
  52      -     -    -    19      INPUT                0    0    0    1  Fs_pi1
  51      -     -    -    18      INPUT                0    0    0    1  Fs_pi2
  50      -     -    -    17      INPUT                0    0    0    1  Fs_pi3
  49      -     -    -    16      INPUT                0    0    0    1  Fs_pi4
  48      -     -    -    15      INPUT                0    0    0    1  Fs_pi5
  47      -     -    -    14      INPUT                0    0    0    1  Fs_pi6
  44      -     -    -    --      INPUT                0    0    0    1  Fs_pi7
  30      -     -    C    --      INPUT                0    0    0    2  Js_Rxd
  35      -     -    -    06      INPUT                0    0    0    8  20Mhz


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品传媒视频| 欧美一区二区观看视频| 26uuu国产电影一区二区| 免费日韩伦理电影| 久久亚洲综合色一区二区三区| 狠狠色丁香婷婷综合| 26uuu精品一区二区三区四区在线| 极品瑜伽女神91| 久久综合网色—综合色88| 国产精品12区| 亚洲美女在线国产| 91精品国产欧美一区二区18| 美女脱光内衣内裤视频久久网站 | 一区二区成人在线| 欧美日韩你懂的| 久久99国产精品麻豆| 精品国产一区二区在线观看| 成人福利视频网站| 亚洲成在人线免费| 久久久久久毛片| 99久久伊人网影院| 日本色综合中文字幕| 日本一区二区三区高清不卡 | 国产成人日日夜夜| 一级精品视频在线观看宜春院| 555www色欧美视频| 成人sese在线| 青青草成人在线观看| 国产精品嫩草影院com| 欧美日韩不卡在线| 国产在线一区二区综合免费视频| 亚洲色大成网站www久久九九| 日韩欧美国产不卡| 91丝袜美腿高跟国产极品老师 | 亚洲综合小说图片| 久久综合99re88久久爱| 91黄色免费版| 国产精品66部| 美女网站一区二区| 亚洲福利视频一区| 中文字幕乱码一区二区免费| 91精品蜜臀在线一区尤物| 99久久精品免费看| 久久精品72免费观看| 一区二区三区精品视频在线| 久久精品免视看| 欧美一区二区在线视频| 色哟哟国产精品免费观看| 国产精品69久久久久水密桃| 日韩av中文字幕一区二区| 亚洲三级免费观看| 欧美高清在线视频| 欧美va天堂va视频va在线| 欧美日韩一区二区电影| 91小视频在线免费看| 懂色av一区二区三区蜜臀| 麻豆精品在线播放| 首页亚洲欧美制服丝腿| 亚洲啪啪综合av一区二区三区| 久久精品一区二区| 久久男人中文字幕资源站| 在线播放/欧美激情| 91豆麻精品91久久久久久| 成人av集中营| 99视频在线精品| 豆国产96在线|亚洲| 国产伦精品一区二区三区视频青涩| 午夜激情一区二区| 亚洲丰满少妇videoshd| 亚洲一区自拍偷拍| 亚洲综合免费观看高清在线观看| 亚洲欧洲日韩综合一区二区| 国产欧美综合在线观看第十页| 久久久综合视频| 久久婷婷久久一区二区三区| 精品久久久久久久久久久久包黑料| 欧美疯狂做受xxxx富婆| 欧美乱熟臀69xxxxxx| 欧美日韩第一区日日骚| 欧美日韩国产一级| 欧美日本韩国一区二区三区视频| 欧美这里有精品| 欧美男生操女生| 91精品国产综合久久久久久久久久| 欧美高清精品3d| 精品理论电影在线| 国产欧美日韩三级| 中文字幕在线观看一区二区| 亚洲素人一区二区| 亚洲一区二区三区美女| 日韩精品高清不卡| 国产原创一区二区| av电影天堂一区二区在线观看| heyzo一本久久综合| 色婷婷综合五月| 宅男在线国产精品| 久久先锋影音av| 国产精品高清亚洲| 亚洲成av人影院| 国内成人免费视频| 成人动漫中文字幕| 欧美日本乱大交xxxxx| 精品久久久久99| 亚洲人成在线观看一区二区| 亚洲综合成人在线视频| 青娱乐精品视频| 懂色av噜噜一区二区三区av| 欧美色国产精品| 久久综合九色综合97婷婷| 亚洲女同ⅹxx女同tv| 日本伊人精品一区二区三区观看方式 | 亚洲成人精品一区二区| 男女性色大片免费观看一区二区| 国产一区二区三区在线观看精品| 99久久精品国产一区| 911精品国产一区二区在线| 久久久精品免费观看| 亚洲永久精品大片| 蜜桃视频在线观看一区二区| 东方aⅴ免费观看久久av| 欧美日本一道本| 国产精品理论在线观看| 日韩成人一级片| 91性感美女视频| 欧美精品一区二区三区高清aⅴ| 亚洲日本乱码在线观看| 精品在线播放午夜| 欧美三级电影在线看| 国产欧美一区二区精品性色超碰| 午夜影视日本亚洲欧洲精品| 国产成都精品91一区二区三| 欧美精选一区二区| 亚洲男人都懂的| 国产成人午夜电影网| 日韩亚洲欧美一区二区三区| 亚洲精品国久久99热| 国产福利91精品一区| 日韩一区二区三区四区五区六区| 亚洲日本一区二区| 高清在线观看日韩| 日韩欧美国产1| 午夜精品在线看| 91成人免费在线| 国产精品大尺度| 国产成人在线视频网址| 日韩欧美你懂的| 午夜精品久久久久久不卡8050| 99精品在线观看视频| 国产午夜精品美女毛片视频| 麻豆freexxxx性91精品| 欧美日韩和欧美的一区二区| 一区二区三区四区激情| 99久久777色| 国产精品丝袜在线| 高清久久久久久| 久久精品亚洲乱码伦伦中文| 九一九一国产精品| 91精品欧美久久久久久动漫| 亚洲成人你懂的| 欧美日韩国产综合一区二区 | 91丝袜高跟美女视频| 中文字幕av一区二区三区高| 国产一区三区三区| 欧美成人精品二区三区99精品| 日韩福利电影在线| 777奇米四色成人影色区| 天天色图综合网| 欧美一区二区视频在线观看| 日韩av高清在线观看| 日韩一区二区麻豆国产| 蜜桃视频在线观看一区二区| 日韩欧美国产电影| 国产一区视频导航| 国产三级一区二区| 成人激情av网| 亚洲日本在线天堂| 欧美视频一区在线观看| 五月天激情综合| 日韩天堂在线观看| 国产一区美女在线| 欧美国产成人精品| 91国在线观看| 秋霞电影网一区二区| 久久日一线二线三线suv| 国产激情一区二区三区四区| 中文字幕在线一区二区三区| 欧美在线短视频| 久久99精品一区二区三区三区| 精品久久久久久最新网址| 国产suv精品一区二区6| 国产精品第四页| 欧美久久久久久久久| 国产一区二区在线免费观看| 国产精品久久一级| 欧美性猛交xxxx乱大交退制版| 日日夜夜免费精品| 国产视频在线观看一区二区三区 | 玖玖九九国产精品| 国产女主播在线一区二区| 一本久道久久综合中文字幕|