亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mdecode.rpt

?? xilinx xc9572 cpld 實現的伺服電機控制器
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
 
cpldfit:  version G.35                              Xilinx Inc.
                                  Fitter Report
Design Name: mdecode                             Date:  4-26-2006,  9:23AM
Device Used: XC9572-10-TQ100
Fitting Status: Successful

****************************  Resource Summary  ****************************

Macrocells     Product Terms    Registers      Pins           Function Block 
Used           Used             Used           Used           Inputs Used    
18 /72  ( 25%) 50  /360  ( 14%) 16 /72  ( 22%) 17 /72  ( 24%) 26 /144 ( 18%)

PIN RESOURCES:

Signal Type    Required     Mapped  |  Pin Type            Used   Remaining 
------------------------------------|---------------------------------------
Input         :    9           9    |  I/O              :    17       49
Output        :    8           8    |  GCK/IO           :     0        3
Bidirectional :    0           0    |  GTS/IO           :     0        2
GCK           :    0           0    |  GSR/IO           :     0        1
GTS           :    0           0    |
GSR           :    0           0    |
                 ----        ----
        Total     17          17

MACROCELL RESOURCES:

Total Macrocells Available                    72
Registered Macrocells                         16
Non-registered Macrocell driving I/O           0

GLOBAL RESOURCES:

Global clock net(s) unused.
Global output enable net(s) unused.
Global set/reset net(s) unused.

POWER DATA:

There are 18 macrocells in high performance mode (MCHP).
There are 0 macrocells in low power mode (MCLP).
There are a total of 18 macrocells used (MC).

End of Resource Summary
*************** Summary of Required Resources ******************

** LOGIC **
Signal              Total   Signals Loc     Pwr  Slew Pin  Pin       Pin       Reg Init
Name                Pt      Used            Mode Rate #    Type      Use       State
O<0>                2       2       FB3_2   STD  SLOW 32   I/O       O         RESET
O<1>                2       2       FB4_2   STD  SLOW 64   I/O       O         RESET
O<2>                2       2       FB2_2   STD  SLOW 94   I/O       O         RESET
O<3>                2       2       FB2_12  STD  SLOW 6    I/O       O         RESET
O<4>                2       2       FB3_10  STD  SLOW 60   I/O       O         RESET
O<5>                2       2       FB1_2   STD  SLOW 13   I/O       O         RESET
O<6>                2       2       FB4_10  STD  SLOW 81   I/O       O         RESET
O<7>                2       2       FB1_10  STD  SLOW 28   I/O       O         RESET
Q41<0>              4       4       FB1_18  STD       40   I/O       (b)       RESET
Q41<1>              4       5       FB1_17  STD       30   I/O       (b)       RESET
Q41<2>              4       6       FB1_16  STD       39   I/O       (b)       RESET
Q41<2>/Q41<2>_CLKF__$INT                    1       3       FB1_9   STD       22   GCK/I/O   (b)       
Q41<3>              4       5       FB1_15  STD       29   I/O       I         RESET
Q4<0>               4       4       FB1_14  STD       27   GCK/I/O   (b)       RESET
Q4<1>               4       5       FB1_13  STD       36   I/O       (b)       RESET
Q4<2>               4       6       FB1_12  STD       33   I/O       (b)       RESET
Q4<2>/Q4<2>_CLKF__$INT                    1       3       FB1_8   STD       17   I/O       I         
Q4<3>               4       5       FB1_11  STD       23   GCK/I/O   (b)       RESET

** INPUTS **
Signal                              Loc               Pin  Pin       Pin
Name                                                  #    Type      Use
CLR0                                FB4_8             68   I/O       I
CLR1                                FB1_5             14   I/O       I
MA0                                 FB2_15            11   I/O       I
MA1                                 FB2_5             95   I/O       I
MB0                                 FB4_11            74   I/O       I
MB1                                 FB3_15            56   I/O       I
MC0                                 FB1_8             17   I/O       I
MC1                                 FB1_15            29   I/O       I
RD                                  FB2_8             97   I/O       I

End of Resources

*********************Function Block Resource Summary***********************
Function    # of        FB Inputs   Signals     Total       O/IO      IO    
Block       Macrocells  Used        Used        Pt Used     Req       Avail 
FB1          12          17          17           38         2/0       18   
FB2           2           3           3            4         2/0       18   
FB3           2           3           3            4         2/0       18   
FB4           2           3           3            4         2/0       18   
            ----                                -----       -----     ----- 
             18                                   50         8/0       72   
*********************************** FB1 ***********************************
Number of function block inputs used/remaining:               17/19
Number of signals used by logic mapping into function block:  17
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB1_1         16    I/O     
O<5>                  2       0     0   3     FB1_2   STD   13    I/O     O
(unused)              0       0     0   5     FB1_3         18    I/O     
(unused)              0       0     0   5     FB1_4         20    I/O     
(unused)              0       0     0   5     FB1_5         14    I/O     I
(unused)              0       0     0   5     FB1_6         15    I/O     
(unused)              0       0     0   5     FB1_7         25    I/O     
Q4<2>/Q4<2>_CLKF__$INT
                      1       0     0   4     FB1_8   STD   17    I/O     I
Q41<2>/Q41<2>_CLKF__$INT
                      1       0     0   4     FB1_9   STD   22    GCK/I/O (b)
O<7>                  2       0     0   3     FB1_10  STD   28    I/O     O
Q4<3>                 4       0     0   1     FB1_11  STD   23    GCK/I/O (b)
Q4<2>                 4       0     0   1     FB1_12  STD   33    I/O     (b)
Q4<1>                 4       0     0   1     FB1_13  STD   36    I/O     (b)
Q4<0>                 4       0     0   1     FB1_14  STD   27    GCK/I/O (b)
Q41<3>                4       0     0   1     FB1_15  STD   29    I/O     I
Q41<2>                4       0     0   1     FB1_16  STD   39    I/O     (b)
Q41<1>                4       0     0   1     FB1_17  STD   30    I/O     (b)
Q41<0>                4       0     0   1     FB1_18  STD   40    I/O     (b)

Signals Used by Logic in Function Block
  1: CLR0               7: MC0               13: Q4<0>.FBK.LFBK 
  2: CLR1               8: MC1               14: Q4<1>.FBK.LFBK 
  3: MA0                9: Q41<0>.FBK.LFBK   15: Q4<2>/Q4<2>_CLKF__$INT.FBK.LFBK 
  4: MA1               10: Q41<1>.FBK.LFBK   16: Q4<3>.FBK.LFBK 
  5: MB0               11: Q41<2>/Q41<2>_CLKF__$INT.FBK.LFBK 
                                             17: RD 
  6: MB1               12: Q41<3>.FBK.LFBK  

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
O<5>                 .........X......X....................... 2       2
Q4<2>/Q4<2>_CLKF__$INT 
                     ..X.X.X................................. 3       3
Q41<2>/Q41<2>_CLKF__$INT 
                     ...X.X.X................................ 3       3
O<7>                 ...........X....X....................... 2       2
Q4<3>                X.X.X.........XX........................ 5       5
Q4<2>                X.X.X.......XXX......................... 6       6
Q4<1>                X.X.X.......X.X......................... 5       5
Q4<0>                X.X.X.........X......................... 4       4
Q41<3>               .X.X.X....XX............................ 5       5
Q41<2>               .X.X.X..XXX............................. 6       6
Q41<1>               .X.X.X..X.X............................. 5       5
Q41<0>               .X.X.X....X............................. 4       4
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input             GCK - Global Clock
               O  - Output            GTS - Global Output Enable
              (b) - Buried macrocell  GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB2 ***********************************
Number of function block inputs used/remaining:               3/33
Number of signals used by logic mapping into function block:  3
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB2_1         87    I/O     
O<2>                  2       0     0   3     FB2_2   STD   94    I/O     O
(unused)              0       0     0   5     FB2_3         91    I/O     
(unused)              0       0     0   5     FB2_4         93    I/O     
(unused)              0       0     0   5     FB2_5         95    I/O     I
(unused)              0       0     0   5     FB2_6         96    I/O     
(unused)              0       0     0   5     FB2_7         3     GTS/I/O 
(unused)              0       0     0   5     FB2_8         97    I/O     I
(unused)              0       0     0   5     FB2_9         99    GSR/I/O 
(unused)              0       0     0   5     FB2_10        1     I/O     
(unused)              0       0     0   5     FB2_11        4     GTS/I/O 
O<3>                  2       0     0   3     FB2_12  STD   6     I/O     O
(unused)              0       0     0   5     FB2_13        8     I/O     
(unused)              0       0     0   5     FB2_14        9     I/O     
(unused)              0       0     0   5     FB2_15        11    I/O     I
(unused)              0       0     0   5     FB2_16        10    I/O     
(unused)              0       0     0   5     FB2_17        12    I/O     
(unused)              0       0     0   5     FB2_18        92    I/O     

Signals Used by Logic in Function Block
  1: Q4<2>              2: Q4<3>              3: RD 

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
O<2>                 X.X..................................... 2       2
O<3>                 .XX..................................... 2       2
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input             GCK - Global Clock
               O  - Output            GTS - Global Output Enable
              (b) - Buried macrocell  GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB3 ***********************************
Number of function block inputs used/remaining:               3/33
Number of signals used by logic mapping into function block:  3
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB3_1         41    I/O     
O<0>                  2       0     0   3     FB3_2   STD   32    I/O     O
(unused)              0       0     0   5     FB3_3         49    I/O     
(unused)              0       0     0   5     FB3_4         50    I/O     
(unused)              0       0     0   5     FB3_5         35    I/O     
(unused)              0       0     0   5     FB3_6         53    I/O     
(unused)              0       0     0   5     FB3_7         54    I/O     
(unused)              0       0     0   5     FB3_8         37    I/O     
(unused)              0       0     0   5     FB3_9         42    I/O     
O<4>                  2       0     0   3     FB3_10  STD   60    I/O     O
(unused)              0       0     0   5     FB3_11        52    I/O     
(unused)              0       0     0   5     FB3_12        61    I/O     
(unused)              0       0     0   5     FB3_13        63    I/O     
(unused)              0       0     0   5     FB3_14        55    I/O     
(unused)              0       0     0   5     FB3_15        56    I/O     I
(unused)              0       0     0   5     FB3_16        65    I/O     
(unused)              0       0     0   5     FB3_17        58    I/O     
(unused)              0       0     0   5     FB3_18        59    I/O     

Signals Used by Logic in Function Block
  1: Q41<0>             2: Q4<0>              3: RD 

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
O<0>                 .XX..................................... 2       2
O<4>                 X.X..................................... 2       2
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input             GCK - Global Clock
               O  - Output            GTS - Global Output Enable
              (b) - Buried macrocell  GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国内精品视频一区二区三区八戒| 欧美精品在线视频| 国产揄拍国内精品对白| 奇米888四色在线精品| 亚洲123区在线观看| 亚洲一区在线观看免费观看电影高清| 亚洲视频在线一区观看| 亚洲情趣在线观看| 亚洲精品中文字幕乱码三区| 亚洲精品中文在线影院| 亚洲伊人色欲综合网| 五月天亚洲婷婷| 老司机精品视频在线| 久久国内精品自在自线400部| 另类小说色综合网站| 国产精品羞羞答答xxdd| 国产成人综合自拍| www.欧美色图| 欧美日韩在线免费视频| 欧美一级高清片在线观看| 日韩一级欧美一级| 国产亚洲欧美激情| 18欧美亚洲精品| 国产一区二区三区电影在线观看| 国产一区二区精品在线观看| 夫妻av一区二区| 色香色香欲天天天影视综合网| 欧美色图天堂网| 欧美成人官网二区| 中文字幕高清一区| 亚洲国产另类av| 久久国产婷婷国产香蕉| 国产成人免费网站| 欧洲色大大久久| 日韩精品在线一区| 国产精品不卡在线观看| 日韩精品免费视频人成| 国产精品1区2区3区在线观看| 99re这里都是精品| 欧美一区二区福利视频| 国产精品视频观看| 水蜜桃久久夜色精品一区的特点| 国产精品一区免费在线观看| 色婷婷精品久久二区二区蜜臀av | 欧美三区在线视频| 日韩三级.com| 亚洲欧美日韩在线不卡| 麻豆国产精品一区二区三区| av在线这里只有精品| 在线播放91灌醉迷j高跟美女| 国产欧美日韩中文久久| 午夜精品福利久久久| 成人综合激情网| 欧美一区二区精品| 亚洲蜜桃精久久久久久久| 九九国产精品视频| 在线观看亚洲成人| 国产欧美日韩另类一区| 亚洲国产精品久久人人爱蜜臀| 国产精品一区一区三区| 欧美高清视频一二三区| 亚洲人午夜精品天堂一二香蕉| 老司机一区二区| 欧美色视频在线观看| 国产精品入口麻豆九色| 蜜桃视频一区二区三区在线观看| 91小视频免费看| 久久婷婷综合激情| 午夜久久久久久久久久一区二区| 国产aⅴ综合色| 欧美电影免费提供在线观看| 亚洲一级二级在线| 欧美变态口味重另类| 一区二区三区四区乱视频| 国产精品亚洲第一区在线暖暖韩国| 欧美精品乱码久久久久久按摩 | 国产成人亚洲综合a∨婷婷图片| 5858s免费视频成人| 一个色在线综合| 91碰在线视频| 国产精品入口麻豆原神| 国产电影一区二区三区| 精品久久久三级丝袜| 免费成人av资源网| 精品视频1区2区| 一区二区在线观看免费视频播放| 国产成都精品91一区二区三| 久久亚区不卡日本| 美女视频第一区二区三区免费观看网站| 欧美体内she精视频| 夜夜精品视频一区二区| 日本久久电影网| 亚洲欧美日韩国产中文在线| 波波电影院一区二区三区| 国产日韩欧美一区二区三区综合| 九九精品一区二区| 精品美女被调教视频大全网站| 青青草97国产精品免费观看无弹窗版 | 91美女在线观看| 中文字幕一区二区三区乱码在线| 成人黄色片在线观看| 中文字幕乱码日本亚洲一区二区 | 日本道免费精品一区二区三区| 中文字幕制服丝袜成人av| 成人午夜激情在线| 国产精品久久久久久久久免费相片 | 成人黄色电影在线| 自拍偷拍亚洲激情| 91黄色免费网站| 亚洲a一区二区| 欧美一区日本一区韩国一区| 奇米色一区二区三区四区| 日韩欧美一区在线| 国产又粗又猛又爽又黄91精品| 久久这里只精品最新地址| 国产一区二区三区视频在线播放| 国产午夜精品在线观看| 国产乱淫av一区二区三区| 中文字幕乱码亚洲精品一区| 成人白浆超碰人人人人| 日韩一区有码在线| 欧美揉bbbbb揉bbbbb| 美腿丝袜亚洲综合| 国产日韩欧美一区二区三区综合| 成人av免费网站| 亚洲动漫第一页| 欧美mv和日韩mv国产网站| 高清国产一区二区| 亚洲综合在线五月| 日韩欧美一二三| 欧美伦理电影网| 激情综合色丁香一区二区| 中文字幕欧美区| 色丁香久综合在线久综合在线观看| 婷婷综合另类小说色区| 久久青草欧美一区二区三区| a亚洲天堂av| 亚洲一区在线电影| 欧美sm极限捆绑bd| 99久久精品99国产精品 | 国产乱子伦视频一区二区三区 | 成人黄色免费短视频| 亚洲第一福利视频在线| 久久奇米777| 欧美丝袜丝交足nylons| 狠狠色综合播放一区二区| 亚洲狠狠丁香婷婷综合久久久| 日韩欧美色综合网站| 91网站最新地址| 捆绑调教一区二区三区| 亚洲欧美日韩一区| 欧美精品一区二| 欧美日韩精品一区二区三区四区 | 日韩一区在线免费观看| 日韩午夜电影在线观看| 91小视频免费观看| 九九国产精品视频| 一区二区三区高清不卡| 久久精品视频一区二区| 欧美日韩国产美| 91在线观看一区二区| 精品在线你懂的| 一区二区三区在线观看视频| 国产亚洲精久久久久久| 7777精品伊人久久久大香线蕉完整版 | 国产真实乱偷精品视频免| 夜夜爽夜夜爽精品视频| 国产午夜精品一区二区三区嫩草| 在线电影国产精品| 91麻豆自制传媒国产之光| 国产又黄又大久久| 蜜桃av一区二区在线观看| 一区二区三区鲁丝不卡| 国产精品卡一卡二| 久久伊人蜜桃av一区二区| 欧美精品在线观看一区二区| 一本大道av伊人久久综合| 国产成人精品免费| 激情五月激情综合网| 日本少妇一区二区| 亚洲国产中文字幕在线视频综合| 国产精品日韩成人| 日韩在线卡一卡二| 亚洲欧美日韩成人高清在线一区| 国产日韩在线不卡| 欧美精品一区二区在线观看| 91精品国产欧美一区二区| 欧美日韩一区二区欧美激情| 色婷婷av久久久久久久| 91尤物视频在线观看| 丰满少妇在线播放bd日韩电影| 国产自产2019最新不卡| 美女一区二区三区在线观看| 日韩精品亚洲专区| 婷婷一区二区三区| 日日骚欧美日韩| 日韩成人免费电影| 日本免费新一区视频| 日韩不卡手机在线v区| 视频一区欧美精品|