亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mdecode.rpt

?? xilinx xc9572 cpld 實現的伺服電機控制器
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
 
cpldfit:  version G.35                              Xilinx Inc.
                                  Fitter Report
Design Name: mdecode                             Date:  4-26-2006,  9:23AM
Device Used: XC9572-10-TQ100
Fitting Status: Successful

****************************  Resource Summary  ****************************

Macrocells     Product Terms    Registers      Pins           Function Block 
Used           Used             Used           Used           Inputs Used    
18 /72  ( 25%) 50  /360  ( 14%) 16 /72  ( 22%) 17 /72  ( 24%) 26 /144 ( 18%)

PIN RESOURCES:

Signal Type    Required     Mapped  |  Pin Type            Used   Remaining 
------------------------------------|---------------------------------------
Input         :    9           9    |  I/O              :    17       49
Output        :    8           8    |  GCK/IO           :     0        3
Bidirectional :    0           0    |  GTS/IO           :     0        2
GCK           :    0           0    |  GSR/IO           :     0        1
GTS           :    0           0    |
GSR           :    0           0    |
                 ----        ----
        Total     17          17

MACROCELL RESOURCES:

Total Macrocells Available                    72
Registered Macrocells                         16
Non-registered Macrocell driving I/O           0

GLOBAL RESOURCES:

Global clock net(s) unused.
Global output enable net(s) unused.
Global set/reset net(s) unused.

POWER DATA:

There are 18 macrocells in high performance mode (MCHP).
There are 0 macrocells in low power mode (MCLP).
There are a total of 18 macrocells used (MC).

End of Resource Summary
*************** Summary of Required Resources ******************

** LOGIC **
Signal              Total   Signals Loc     Pwr  Slew Pin  Pin       Pin       Reg Init
Name                Pt      Used            Mode Rate #    Type      Use       State
O<0>                2       2       FB3_2   STD  SLOW 32   I/O       O         RESET
O<1>                2       2       FB4_2   STD  SLOW 64   I/O       O         RESET
O<2>                2       2       FB2_2   STD  SLOW 94   I/O       O         RESET
O<3>                2       2       FB2_12  STD  SLOW 6    I/O       O         RESET
O<4>                2       2       FB3_10  STD  SLOW 60   I/O       O         RESET
O<5>                2       2       FB1_2   STD  SLOW 13   I/O       O         RESET
O<6>                2       2       FB4_10  STD  SLOW 81   I/O       O         RESET
O<7>                2       2       FB1_10  STD  SLOW 28   I/O       O         RESET
Q41<0>              4       4       FB1_18  STD       40   I/O       (b)       RESET
Q41<1>              4       5       FB1_17  STD       30   I/O       (b)       RESET
Q41<2>              4       6       FB1_16  STD       39   I/O       (b)       RESET
Q41<2>/Q41<2>_CLKF__$INT                    1       3       FB1_9   STD       22   GCK/I/O   (b)       
Q41<3>              4       5       FB1_15  STD       29   I/O       I         RESET
Q4<0>               4       4       FB1_14  STD       27   GCK/I/O   (b)       RESET
Q4<1>               4       5       FB1_13  STD       36   I/O       (b)       RESET
Q4<2>               4       6       FB1_12  STD       33   I/O       (b)       RESET
Q4<2>/Q4<2>_CLKF__$INT                    1       3       FB1_8   STD       17   I/O       I         
Q4<3>               4       5       FB1_11  STD       23   GCK/I/O   (b)       RESET

** INPUTS **
Signal                              Loc               Pin  Pin       Pin
Name                                                  #    Type      Use
CLR0                                FB4_8             68   I/O       I
CLR1                                FB1_5             14   I/O       I
MA0                                 FB2_15            11   I/O       I
MA1                                 FB2_5             95   I/O       I
MB0                                 FB4_11            74   I/O       I
MB1                                 FB3_15            56   I/O       I
MC0                                 FB1_8             17   I/O       I
MC1                                 FB1_15            29   I/O       I
RD                                  FB2_8             97   I/O       I

End of Resources

*********************Function Block Resource Summary***********************
Function    # of        FB Inputs   Signals     Total       O/IO      IO    
Block       Macrocells  Used        Used        Pt Used     Req       Avail 
FB1          12          17          17           38         2/0       18   
FB2           2           3           3            4         2/0       18   
FB3           2           3           3            4         2/0       18   
FB4           2           3           3            4         2/0       18   
            ----                                -----       -----     ----- 
             18                                   50         8/0       72   
*********************************** FB1 ***********************************
Number of function block inputs used/remaining:               17/19
Number of signals used by logic mapping into function block:  17
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB1_1         16    I/O     
O<5>                  2       0     0   3     FB1_2   STD   13    I/O     O
(unused)              0       0     0   5     FB1_3         18    I/O     
(unused)              0       0     0   5     FB1_4         20    I/O     
(unused)              0       0     0   5     FB1_5         14    I/O     I
(unused)              0       0     0   5     FB1_6         15    I/O     
(unused)              0       0     0   5     FB1_7         25    I/O     
Q4<2>/Q4<2>_CLKF__$INT
                      1       0     0   4     FB1_8   STD   17    I/O     I
Q41<2>/Q41<2>_CLKF__$INT
                      1       0     0   4     FB1_9   STD   22    GCK/I/O (b)
O<7>                  2       0     0   3     FB1_10  STD   28    I/O     O
Q4<3>                 4       0     0   1     FB1_11  STD   23    GCK/I/O (b)
Q4<2>                 4       0     0   1     FB1_12  STD   33    I/O     (b)
Q4<1>                 4       0     0   1     FB1_13  STD   36    I/O     (b)
Q4<0>                 4       0     0   1     FB1_14  STD   27    GCK/I/O (b)
Q41<3>                4       0     0   1     FB1_15  STD   29    I/O     I
Q41<2>                4       0     0   1     FB1_16  STD   39    I/O     (b)
Q41<1>                4       0     0   1     FB1_17  STD   30    I/O     (b)
Q41<0>                4       0     0   1     FB1_18  STD   40    I/O     (b)

Signals Used by Logic in Function Block
  1: CLR0               7: MC0               13: Q4<0>.FBK.LFBK 
  2: CLR1               8: MC1               14: Q4<1>.FBK.LFBK 
  3: MA0                9: Q41<0>.FBK.LFBK   15: Q4<2>/Q4<2>_CLKF__$INT.FBK.LFBK 
  4: MA1               10: Q41<1>.FBK.LFBK   16: Q4<3>.FBK.LFBK 
  5: MB0               11: Q41<2>/Q41<2>_CLKF__$INT.FBK.LFBK 
                                             17: RD 
  6: MB1               12: Q41<3>.FBK.LFBK  

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
O<5>                 .........X......X....................... 2       2
Q4<2>/Q4<2>_CLKF__$INT 
                     ..X.X.X................................. 3       3
Q41<2>/Q41<2>_CLKF__$INT 
                     ...X.X.X................................ 3       3
O<7>                 ...........X....X....................... 2       2
Q4<3>                X.X.X.........XX........................ 5       5
Q4<2>                X.X.X.......XXX......................... 6       6
Q4<1>                X.X.X.......X.X......................... 5       5
Q4<0>                X.X.X.........X......................... 4       4
Q41<3>               .X.X.X....XX............................ 5       5
Q41<2>               .X.X.X..XXX............................. 6       6
Q41<1>               .X.X.X..X.X............................. 5       5
Q41<0>               .X.X.X....X............................. 4       4
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input             GCK - Global Clock
               O  - Output            GTS - Global Output Enable
              (b) - Buried macrocell  GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB2 ***********************************
Number of function block inputs used/remaining:               3/33
Number of signals used by logic mapping into function block:  3
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB2_1         87    I/O     
O<2>                  2       0     0   3     FB2_2   STD   94    I/O     O
(unused)              0       0     0   5     FB2_3         91    I/O     
(unused)              0       0     0   5     FB2_4         93    I/O     
(unused)              0       0     0   5     FB2_5         95    I/O     I
(unused)              0       0     0   5     FB2_6         96    I/O     
(unused)              0       0     0   5     FB2_7         3     GTS/I/O 
(unused)              0       0     0   5     FB2_8         97    I/O     I
(unused)              0       0     0   5     FB2_9         99    GSR/I/O 
(unused)              0       0     0   5     FB2_10        1     I/O     
(unused)              0       0     0   5     FB2_11        4     GTS/I/O 
O<3>                  2       0     0   3     FB2_12  STD   6     I/O     O
(unused)              0       0     0   5     FB2_13        8     I/O     
(unused)              0       0     0   5     FB2_14        9     I/O     
(unused)              0       0     0   5     FB2_15        11    I/O     I
(unused)              0       0     0   5     FB2_16        10    I/O     
(unused)              0       0     0   5     FB2_17        12    I/O     
(unused)              0       0     0   5     FB2_18        92    I/O     

Signals Used by Logic in Function Block
  1: Q4<2>              2: Q4<3>              3: RD 

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
O<2>                 X.X..................................... 2       2
O<3>                 .XX..................................... 2       2
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input             GCK - Global Clock
               O  - Output            GTS - Global Output Enable
              (b) - Buried macrocell  GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.
*********************************** FB3 ***********************************
Number of function block inputs used/remaining:               3/33
Number of signals used by logic mapping into function block:  3
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB3_1         41    I/O     
O<0>                  2       0     0   3     FB3_2   STD   32    I/O     O
(unused)              0       0     0   5     FB3_3         49    I/O     
(unused)              0       0     0   5     FB3_4         50    I/O     
(unused)              0       0     0   5     FB3_5         35    I/O     
(unused)              0       0     0   5     FB3_6         53    I/O     
(unused)              0       0     0   5     FB3_7         54    I/O     
(unused)              0       0     0   5     FB3_8         37    I/O     
(unused)              0       0     0   5     FB3_9         42    I/O     
O<4>                  2       0     0   3     FB3_10  STD   60    I/O     O
(unused)              0       0     0   5     FB3_11        52    I/O     
(unused)              0       0     0   5     FB3_12        61    I/O     
(unused)              0       0     0   5     FB3_13        63    I/O     
(unused)              0       0     0   5     FB3_14        55    I/O     
(unused)              0       0     0   5     FB3_15        56    I/O     I
(unused)              0       0     0   5     FB3_16        65    I/O     
(unused)              0       0     0   5     FB3_17        58    I/O     
(unused)              0       0     0   5     FB3_18        59    I/O     

Signals Used by Logic in Function Block
  1: Q41<0>             2: Q4<0>              3: RD 

Signal                        1         2         3         4 Signals FB
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
O<0>                 .XX..................................... 2       2
O<4>                 X.X..................................... 2       2
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pwr Mode     - Macrocell power mode
Pin Type/Use - I  - Input             GCK - Global Clock
               O  - Output            GTS - Global Output Enable
              (b) - Buried macrocell  GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
    The number of Signals Used may exceed the number of FB Inputs Used due
    to wire-ANDing in the switch matrix.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
老司机午夜精品99久久| 欧美日本在线看| 欧美日韩在线播放三区四区| 精品盗摄一区二区三区| 亚洲精品亚洲人成人网| 国产一区二区三区美女| 欧美亚洲国产一卡| 国产精品污网站| 美腿丝袜在线亚洲一区| 91成人网在线| 亚洲欧美中日韩| 国产成人在线视频免费播放| 欧美肥妇bbw| 亚洲午夜激情网站| 91美女视频网站| 日韩精品一区二区在线观看| 亚洲国产你懂的| 色婷婷综合视频在线观看| 国产欧美精品一区二区色综合 | 91欧美激情一区二区三区成人| 精品国产一区二区在线观看| 五月激情丁香一区二区三区| 欧美在线观看视频在线| 中文字幕免费在线观看视频一区| 国产在线观看一区二区| 日韩一区二区三区高清免费看看| 图片区小说区区亚洲影院| 91蜜桃视频在线| 亚洲日本丝袜连裤袜办公室| 不卡视频免费播放| 中文字幕av不卡| 成人国产精品免费网站| 国产精品久久久久毛片软件| 高清在线不卡av| 国产精品国产馆在线真实露脸| 国产成人午夜精品5599| 久久久久国产精品麻豆ai换脸| 国产精品自拍av| 国产午夜精品久久久久久久 | 老司机午夜精品| 精品嫩草影院久久| 国产精品538一区二区在线| 国产亲近乱来精品视频| 成人国产精品免费观看动漫| **欧美大码日韩| 在线观看中文字幕不卡| 亚洲va欧美va天堂v国产综合| 欧美日韩国产高清一区| 蜜芽一区二区三区| 日韩欧美一级二级三级| 久国产精品韩国三级视频| www亚洲一区| 9久草视频在线视频精品| 一区二区在线观看免费视频播放| 欧美怡红院视频| 久久国产乱子精品免费女| 国产视频一区二区在线| 欧美午夜精品一区二区三区| 亚洲自拍偷拍九九九| 91精品国产品国语在线不卡| 国产精品一区在线观看乱码| 国产精品高潮久久久久无| 欧美三级中文字幕在线观看| 久久99精品视频| 亚洲欧美日韩一区| 日韩一级二级三级| jlzzjlzz欧美大全| 午夜日韩在线观看| 中文久久乱码一区二区| 欧美精选在线播放| 国产经典欧美精品| 亚洲制服丝袜一区| 国产欧美精品一区二区三区四区 | 高清国产午夜精品久久久久久| 亚洲精品国产精品乱码不99 | 欧美图片一区二区三区| 韩国女主播一区| 亚洲国产中文字幕| 欧美国产成人精品| 日韩三级免费观看| 99免费精品在线观看| 男女男精品视频| 亚洲黄色小说网站| 国产精品久久久久一区二区三区 | 亚洲一级在线观看| 久久久久久久综合色一本| 欧美丰满一区二区免费视频| 99re热视频精品| 国产成人综合亚洲网站| 日本欧美加勒比视频| 亚洲与欧洲av电影| 国产精品视频免费| 日韩欧美国产三级电影视频| 欧美日韩欧美一区二区| 99久久国产综合精品麻豆| 国产成人高清视频| 久久国产乱子精品免费女| 视频一区欧美日韩| 亚洲综合小说图片| 国产精品久久久久婷婷二区次| 欧美精品一区二区三区一线天视频| 欧美午夜精品久久久久久孕妇 | 亚洲色图欧洲色图| 国产精品美女一区二区三区 | 国产高清在线精品| 激情综合色综合久久| 日韩高清在线电影| 日韩电影在线免费观看| 午夜久久久久久电影| 亚洲国产精品久久一线不卡| 天涯成人国产亚洲精品一区av| 国产精品不卡在线| 国产精品午夜电影| 久久久国产精品麻豆 | 91精品国产一区二区三区| 精品视频色一区| 欧美视频中文一区二区三区在线观看| 色老头久久综合| 欧美日韩精品三区| 欧美乱妇15p| 欧美大胆人体bbbb| 久久久另类综合| 国产免费久久精品| 中文字幕一区二区三区不卡| **网站欧美大片在线观看| 1000精品久久久久久久久| 夜色激情一区二区| 日本一区中文字幕| 精品一区二区三区不卡| 国产主播一区二区三区| 成人美女视频在线看| 色综合色狠狠天天综合色| 欧美日韩国产片| 日韩精品中文字幕一区| 国产亚洲一本大道中文在线| 国产精品久久免费看| 亚洲色图.com| 日产国产高清一区二区三区| 精品午夜一区二区三区在线观看| 国产裸体歌舞团一区二区| 92国产精品观看| 欧美日韩国产美| 久久九九久精品国产免费直播| 亚洲日本乱码在线观看| 亚洲v日本v欧美v久久精品| 国产一区二区在线观看免费| 不卡视频一二三| 欧美一级二级在线观看| 欧美国产1区2区| 亚洲一区二区三区影院| 精品一区二区三区久久久| aa级大片欧美| 精品国精品国产尤物美女| 国产精品国产三级国产普通话三级| 一区二区三区国产精华| 久久99日本精品| 色悠悠久久综合| 欧美一区二区免费| 自拍偷在线精品自拍偷无码专区| 日韩有码一区二区三区| 粉嫩欧美一区二区三区高清影视 | 亚洲图片欧美色图| 国产福利精品一区二区| 欧美不卡一区二区三区| 国产精品美女久久久久高潮| 日本欧美久久久久免费播放网| 99久久精品国产导航| 日韩精品专区在线影院观看| 亚洲欧美日本韩国| 国产一区二区视频在线播放| 欧美日韩高清在线| 亚洲男人的天堂av| 国产真实乱对白精彩久久| 欧美日韩国产一级| 国产精品乱人伦中文| 国产一区二区久久| 制服丝袜av成人在线看| 亚洲乱码国产乱码精品精的特点 | 一本到一区二区三区| 亚洲精品在线三区| 日本三级韩国三级欧美三级| 99精品视频在线观看| 国产日产精品一区| 国产制服丝袜一区| 日韩一二在线观看| 视频一区视频二区中文| 欧美性色aⅴ视频一区日韩精品| 亚洲欧美在线高清| 国产91丝袜在线18| 国产午夜精品久久久久久久| 极品销魂美女一区二区三区| 日韩欧美中文字幕一区| 丝袜美腿亚洲综合| 欧美一区二区三区在线观看视频| 亚洲综合色区另类av| 91国产丝袜在线播放| 亚洲精品视频在线观看网站| 99精品视频在线免费观看| 中文字幕一区二区三区在线播放 | 日韩一区二区三区电影在线观看 |