亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mem_interface_top_ddr_controller_0.txt

?? 基于Xilinx FPGA的DDRSDRAM的Verilog控制代碼
?? TXT
?? 第 1 頁 / 共 4 頁
字號:
///////////////////////////////////////////////////////////////////////////////
// Copyright (c) 2005 Xilinx, Inc.
// This design is confidential and proprietary of Xilinx, All Rights Reserved.
///////////////////////////////////////////////////////////////////////////////
//   ____  ____
//  /   /\/   /
// /___/  \  /   Vendor             : Xilinx
// \   \   \/    Version            : $Name: mig_v1_7 $
//  \   \        Application        : MIG
//  /   /        Filename           : mem_interface_top_ddr_controller_0.v
// /___/   /\    Date Last Modified : $Date: 2007/02/16 12:58:56 $
// \   \  /  \   Date Created       : Mon May 2 2005
//  \___\/\___\
//
// Device      : Virtex-4
// Design Name : DDR SDRAM
// Description: This is the main control logic of the memory interface. All
//              commands are issued from here acoording to the burst,
//              CAS Latency and the user commands.
///////////////////////////////////////////////////////////////////////////////



`timescale 1ns / 1ps
`include "../rtl/mem_interface_top_parameters_0.v"

module mem_interface_top_ddr_controller_0
  (
   input                      clk_0,
   input                      rst,
   input [35:0]               af_addr,
   input                      af_empty,
   input                      comp_done,
   input                      phy_Dly_Slct_Done,
   output reg                 ctrl_Dummyread_Start,
   output                     ctrl_af_RdEn,
   output                     ctrl_Wdf_RdEn,
   output                     ctrl_Dqs_Rst,
   output                     ctrl_Dqs_En,
   output                     ctrl_WrEn,
   output                     ctrl_RdEn,
   output[`row_address-1:0]   ctrl_ddr_address,
   output[`bank_address-1:0]  ctrl_ddr_ba,
   output                     ctrl_ddr_ras_L,
   output                     ctrl_ddr_cas_L,
   output                     ctrl_ddr_we_L,
   output [`no_of_cs-1:0]     ctrl_ddr_cs_L,
   output [`cke_width-1:0]    ctrl_ddr_cke,
   output reg                 init_done,
   output [2:0]               burst_length,
   output                     dummy_write_pattern
   );


   reg [3:0]                  init_count;
   reg [3:0]                  init_count_cp;
   reg                        init_memory;
   reg [7:0]                  count_200_cycle;
   reg                        ref_flag_0;
   reg                        ref_flag_0_r;
   reg                        auto_ref;
   reg [5:0]                  next_state;
   reg [5:0]                  state;
   reg [5:0]                  state_r2;
   reg [5:0]                  state_r3;
   reg [5:0]                  init_next_state;
   reg [5:0]                  init_state;
   reg [5:0]                  init_state_r2;
   reg [5:0]                  init_state_r3;

   reg [`row_address -1:0]    row_addr_r;
   reg [`row_address -1:0]    ddr_address_init_r;
   reg [`row_address -1:0]    ddr_address_r1;
   reg [`bank_address-1:0]    ddr_ba_r1;


   // counters for ddr controller
   reg                        mrd_count;
   reg [2:0]                  rp_count;
   reg [5:0]                  rfc_count;
   reg [2:0]                  rcd_count;
   reg [3:0]                  ras_count;
   reg [3:0]                  wr_to_rd_count;
   reg [3:0]                  rd_to_wr_count;
   reg [3:0]                  rtp_count;
   reg [3:0]                  wtp_count;
   reg [`max_ref_width - 1:0] refi_count;
   reg [2:0]                  cas_count;
   reg [3:0]                  cas_check_count;
   reg [2:0]                  wrburst_cnt;
   reg [2:0]                  read_burst_cnt;
   reg [2:0]                  ctrl_WrEn_cnt;
   reg [2:0]                  rdburst_cnt;
   reg [35:0]                 af_addr_r;
   reg                        wdf_rden_r;
   reg                        wdf_rden_r2;
   reg                        wdf_rden_r3;
   reg                        wdf_rden_r4;
   reg                        ddr_ras_r2;
   reg                        ddr_cas_r2;
   reg                        ddr_we_r2;
   reg                        ddr_ras_r;
   reg                        ddr_cas_r;
   reg                        ddr_we_r;
   reg                        ddr_ras_r3;
   reg                        ddr_cas_r3;
   reg                        ddr_we_r3;

   reg [3:0]                  idle_cnt;


   reg                        ctrl_Dummyread_Start_r1;
   reg                        ctrl_Dummyread_Start_r2;
   reg                        ctrl_Dummyread_Start_r3;
   reg                        ctrl_Dummyread_Start_r4;

   reg                        conflict_resolved_r;
   reg                        rst_r;

   reg [`no_of_cs-1:0]        ddr_cs_r1;
   reg [`no_of_cs-1:0]        ddr_cs_r;
   reg [`cke_width-1:0]       ddr_cke_r;
   reg [1:0]                  chip_cnt;
   reg                        dummy_read_en;
   reg                        count_200cycle_done_r;
   reg                        init_done_int;
   reg                        conflict_detect_r;
   reg [14:0]                 load_mode_reg;
   reg [14:0]                 ext_mode_reg;
   reg                        WR;
   reg                        RD;
   reg                        LMR;
   reg                        PRE;
   reg                        REF;
   reg                        ACT;
   reg                        WR_r;
   reg                        RD_r;
   reg                        LMR_r;
   reg                        PRE_r;
   reg                        REF_r;
   reg                        ACT_r;
   reg                        af_empty_r;
   reg                        LMR_PRE_REF_ACT_cmd_r;
   reg [4:0]                  cke_200us_cnt;
   reg                        done_200us;
   reg                        burst_read_state_r2;
   reg                        burst_read_state_r3;
   reg                        first_read_state_r2;
   reg                        read_write_state_r2;
   reg                        ctrl_Wdf_RdEn_r; // added for dimm
   reg                        ctrl_Wdf_RdEn_r1;
   reg                        ctrl_Dqs_Rst_r;
   reg                        ctrl_Dqs_Rst_r1;
   reg                        ctrl_WrEn_r;
   reg                        ctrl_WrEn_r1;
   reg                        ctrl_RdEn_r;
   reg                        ctrl_RdEn_r1;
   reg                        ctrl_Dqs_En_r;
   reg                        ctrl_Dqs_En_r1;
   reg                        dummy_write_state_r;
   reg                        pattern_read_state_r2;
   reg                        pattern_read_state_r3;
   reg                        pattern_read_state_1_r2;
   reg                        dummy_write_flag;
   reg                        dummy_write_pattern_2;
   reg [`row_address-1 : 0]   ddr_address_r2;
   reg [`bank_address-1 : 0]  ddr_ba_r2;
   reg [4:0]                  count5;
   wire                       ctrl_init_done;
   wire [`row_address -1:0]   ddr_address_BL;
   wire [2:0]                 burst_cnt;
   wire                       ref_flag;
   wire                       conflict_detect;
   wire [2:0]                 CAS_LATENCY_VALUE;
   wire [2:0]                 BURST_LENGTH_VALUE;
   wire                       registered_dimm;
   wire [2:0]                 command_address;
   wire                       write_state;
   wire                       read_state;
   wire                       read_write_state;
   wire                       burst_write_state;
   wire                       first_write_state;
   wire                       burst_read_state;
   wire                       first_read_state;
   wire                       af_rden;
   wire                       dummy_write_state;
   wire                       dummy_write_state_1;
   wire                       pattern_read_state;
   wire                       pattern_read_state_1;
   wire                       dummy_write_pattern_1;

   localparam                 cntnext  =     5'b11000;

   localparam                 IDLE                 =     5'h00;
   localparam                 LOAD_MODE_REG_ST     =     5'h01;
   localparam                 MODE_REGISTER_WAIT   =     5'h02;
   localparam                 PRECHARGE            =     5'h03;
   localparam                 PRECHARGE_WAIT       =     5'h04;
   localparam                 AUTO_REFRESH         =     5'h05;
   localparam                 AUTO_REFRESH_WAIT    =     5'h06;
   localparam                 ACTIVE               =     5'h07;
   localparam                 ACTIVE_WAIT          =     5'h08;
   localparam                 FIRST_WRITE          =     5'h09;
   localparam                 BURST_WRITE          =     5'h0A;
   localparam                 WRITE_WAIT           =     5'h0B;
   localparam                 WRITE_READ           =     5'h0C;
   localparam                 FIRST_READ           =     5'h0D;
   localparam                 BURST_READ           =     5'h0E;
   localparam                 READ_WAIT            =     5'h0F;
   localparam                 READ_WRITE           =     5'h10;

   localparam                 INIT_IDLE               = 5'h01;
   localparam                 INIT_DEEP_MEMORY_ST     = 5'h02;
   localparam                 INIT_INITCOUNT_200      = 5'h03;
   localparam                 INIT_INITCOUNT_200_WAIT = 5'h04;
   localparam                 INIT_DUMMY_READ_CYCLES  = 5'h05;
   localparam                 INIT_DUMMY_ACTIVE       = 5'h06;
   localparam                 INIT_DUMMY_ACTIVE_WAIT  = 5'h07;
   localparam                 INIT_DUMMY_FIRST_READ   = 5'h08;
   localparam                 INIT_DUMMY_READ         = 5'h09;
   localparam                 INIT_DUMMY_READ_WAIT    = 5'h0A;
   localparam                 INIT_DUMMY_WRITE1       = 5'h0B;
   localparam                 INIT_DUMMY_WRITE2       = 5'h0C;
   localparam                 INIT_DUMMY_WRITE_READ   = 5'h0D;
   localparam                 INIT_PATTERN_READ1      = 5'h0E;
   localparam                 INIT_PATTERN_READ2      = 5'h0F;
   localparam                 INIT_PATTERN_READ_WAIT  = 5'h10;
   localparam                 INIT_PRECHARGE          = 5'h11;
   localparam                 INIT_PRECHARGE_WAIT     = 5'h12;
   localparam                 INIT_AUTO_REFRESH       = 5'h13;
   localparam                 INIT_AUTO_REFRESH_WAIT  = 5'h14;
   localparam                 INIT_LOAD_MODE_REG_ST   = 5'h15;
   localparam                 INIT_MODE_REGISTER_WAIT = 5'h16;

   assign registered_dimm = `registered;
   assign CAS_LATENCY_VALUE = (load_mode_reg[6:4]==3'b110)?3'b010:load_mode_reg[6:4] ;
   assign BURST_LENGTH_VALUE = load_mode_reg[2:0];
   assign burst_length = burst_cnt;
   assign command_address =   af_addr[34:32];

   assign burst_read_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                ((state == BURST_READ)) & RD;
   assign first_read_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                ((state == FIRST_READ) ) & RD;
   assign read_state = burst_read_state || first_read_state;
   assign read_write_state = write_state || read_state;
   assign burst_write_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                ((state == BURST_WRITE)) & WR;
   assign first_write_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                 ((state == FIRST_WRITE) ) & WR;
   assign write_state = burst_write_state || first_write_state;

   assign dummy_write_state     = ((init_state == INIT_DUMMY_WRITE1)
                                   || (init_state == INIT_DUMMY_WRITE2));
   assign dummy_write_state_1   = (init_state == INIT_DUMMY_WRITE1);
   assign dummy_write_pattern_1 = ((init_state == INIT_DUMMY_WRITE1)
                                   || (init_state == INIT_DUMMY_WRITE2) ||
                                      (init_state == INIT_DUMMY_WRITE_READ));
   assign pattern_read_state    = ((init_state == INIT_PATTERN_READ1)
                                   || (init_state == INIT_PATTERN_READ2));
   assign pattern_read_state_1  = (init_state == INIT_PATTERN_READ1);

   always @( posedge clk_0 )
     rst_r <= rst;

   always @(posedge clk_0) begin
      if(rst_r)
        dummy_write_pattern_2 <= 1'b0;
      else
        dummy_write_pattern_2 <= dummy_write_pattern_1;
   end

   assign dummy_write_pattern = (registered_dimm) ? dummy_write_pattern_2
                                : dummy_write_pattern_1;

   // fifo control signals

   assign ctrl_af_RdEn = af_rden;

   assign conflict_detect = af_addr[35]& ctrl_init_done & ~af_empty;


   always @ (posedge clk_0) begin
      if(rst_r) begin
         pattern_read_state_r2 <= 1'b0;
         pattern_read_state_r3 <= 1'b0;
      end
      else begin
         pattern_read_state_r2 <= pattern_read_state;
         pattern_read_state_r3 <= pattern_read_state_r2;
      end
   end

   always @ (posedge clk_0) begin
      if(rst_r)
        pattern_read_state_1_r2 <= 1'b0;
      else
        pattern_read_state_1_r2 <= pattern_read_state_1;
   end

   always @ (posedge clk_0) begin
      if(rst_r)
        dummy_write_state_r <= 1'b0;
      else
        dummy_write_state_r <= dummy_write_state;
   end

   //commands

   always @(command_address or ctrl_init_done or af_empty) begin
      WR = 1'b0;
      RD = 1'b0;
      LMR = 1'b0;
      PRE = 1'b0;
      REF = 1'b0;
      ACT = 1'b0;
      if(ctrl_init_done & ~af_empty) begin
         case(command_address)
           3'b000: LMR = 1'b1;
           3'b001: REF = 1'b1;
           3'b010: PRE = 1'b1;
           3'b011: ACT = 1'b1;
           3'b100: WR  = 1'b1;
           3'b101: RD  = 1'b1;
         endcase
      end
   end

   // register address outputs
   always @ (posedge clk_0) begin
      if (rst_r) begin
         WR_r <= 1'b0;
         RD_r <= 1'b0;
         LMR_r <= 1'b0;
         PRE_r <= 1'b0;
         REF_r <= 1'b0;
         ACT_r <= 1'b0;
         af_empty_r <= 1'b0;
         LMR_PRE_REF_ACT_cmd_r <= 1'b0;
      end
      else begin
         WR_r <= WR;
         RD_r <= RD;
         LMR_r <= LMR;
         PRE_r <= PRE;
         REF_r <= REF;
         ACT_r <= ACT;
         LMR_PRE_REF_ACT_cmd_r <= LMR | PRE | REF | ACT;
         af_empty_r <= af_empty;
      end // else: !if(rst_r)
   end // always @ (posedge clk_0)

   // register address outputs
   always @ (posedge clk_0) begin
      if (rst_r) begin
         af_addr_r          <= 36'h00000;
         conflict_detect_r   <= 1'b0;
         read_write_state_r2 <= 1'b0;
         first_read_state_r2 <= 1'b0;
         burst_read_state_r2 <= 1'b0;
         burst_read_state_r3 <= 1'b0;
      end
      else begin
         af_addr_r <= af_addr;
         conflict_detect_r <= conflict_detect;
         read_write_state_r2 <= read_write_state;
         first_read_state_r2 <= first_read_state;
         burst_read_state_r2 <= burst_read_state;
         burst_read_state_r3 <= burst_read_state_r2;
      end
   end

   always @ (posedge clk_0) begin
      if (rst_r) begin
         load_mode_reg         <= `load_mode_register;
      end
      else if(((state==LOAD_MODE_REG_ST) || (init_state==INIT_LOAD_MODE_REG_ST))
              & LMR_r &(af_addr_r[(`bank_address+`row_address + `col_ap_width)-1:
                                  (`col_ap_width + `row_address)]==2'b00))
        load_mode_reg         <=  af_addr [`row_address-1:0];
   end

   always @ (posedge clk_0) begin
      if (rst_r) begin
         ext_mode_reg         <= `ext_load_mode_register;
      end
      else if(((state==LOAD_MODE_REG_ST) || (init_state==INIT_LOAD_MODE_REG_ST))
              & LMR_r &(af_addr_r[(`bank_address+`row_address + `col_ap_width)-1:
                                  (`col_ap_width + `row_address)]==2'b01) )

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩国产影片| 久久久不卡网国产精品二区| 欧美一级在线视频| 国产精品高潮呻吟久久| 奇米色一区二区| 欧美中文字幕一区| 国产婷婷一区二区| 激情图区综合网| 日韩一区二区三区免费看| 一区二区三区免费在线观看| 国产成人亚洲综合a∨猫咪| 欧美一区二区在线观看| 亚洲一区二区三区影院| 97精品久久久午夜一区二区三区 | 亚洲一区二区三区美女| 成人视屏免费看| 精品精品欲导航| 美女视频一区二区三区| 欧美精品久久一区二区三区 | 中文一区二区在线观看| 国产乱码精品一品二品| 2021久久国产精品不只是精品| 日本在线不卡视频| 91精品国产综合久久久久久漫画| 一区二区在线观看免费视频播放| 成人爱爱电影网址| 国产精品丝袜在线| 国产ts人妖一区二区| 久久久久久久免费视频了| 国产制服丝袜一区| 精品少妇一区二区| 国产一区二区三区国产| 久久婷婷成人综合色| 国产一区二区在线观看免费| 久久免费偷拍视频| 国产激情精品久久久第一区二区| 欧美经典一区二区三区| 91在线精品一区二区| 亚洲欧美视频在线观看| 在线看国产日韩| 午夜视频一区在线观看| 日韩欧美一级二级三级| 韩国一区二区三区| 中日韩av电影| 欧美日韩一区高清| 男女男精品视频网| 日本一区二区三区在线观看| www.视频一区| 亚洲午夜一区二区| 欧美va亚洲va在线观看蝴蝶网| 国产成人免费网站| 亚洲精品视频在线看| 欧美日韩一区小说| 国产尤物一区二区| 亚洲美女偷拍久久| 欧美一区二区私人影院日本| 国产精品1区2区3区| 亚洲精品成人少妇| 日韩三级电影网址| 成人永久免费视频| 亚洲国产欧美一区二区三区丁香婷| 日韩一区二区三| 成人免费高清在线观看| 丝袜亚洲精品中文字幕一区| 久久精品视频一区二区三区| 欧美亚洲一区二区在线| 国产一区二区三区综合| 亚洲免费av观看| 久久久亚洲午夜电影| 欧美性猛交xxxxxx富婆| 国产盗摄视频一区二区三区| 亚洲精品亚洲人成人网| 国产午夜一区二区三区| 欧美日本视频在线| 不卡一区二区中文字幕| 免费视频最近日韩| 亚洲女人小视频在线观看| 26uuu亚洲综合色欧美| 91搞黄在线观看| 成人免费视频视频| 美女视频网站黄色亚洲| 夜夜嗨av一区二区三区四季av | 国产风韵犹存在线视精品| 亚洲一区二区精品视频| 国产女主播视频一区二区| 91精品国产综合久久久久久漫画| 99免费精品在线观看| 国产麻豆视频精品| 日本不卡的三区四区五区| 夜夜嗨av一区二区三区| 国产精品短视频| 国产三级一区二区| 日韩精品一区二区三区中文不卡 | 视频一区欧美精品| 一区二区三区在线观看欧美| 国产精品久久久99| 久久精品在这里| 久久亚洲精品国产精品紫薇| 欧美一级艳片视频免费观看| 欧美日韩一区成人| 欧美专区在线观看一区| 国产九色sp调教91| 欧美三级视频在线| 日日摸夜夜添夜夜添亚洲女人| 26uuu色噜噜精品一区二区| 国产高清一区日本| 欧美日韩视频专区在线播放| 一区二区三区国产豹纹内裤在线| 欧美一级精品在线| 国产高清精品在线| 天天操天天干天天综合网| 久久精品在线免费观看| 欧洲av一区二区嗯嗯嗯啊| 久久aⅴ国产欧美74aaa| 亚洲色图.com| 精品入口麻豆88视频| 一本色道久久加勒比精品 | 精品视频色一区| 国产一区二区按摩在线观看| 一区二区在线免费观看| 久久影音资源网| 欧美精品色综合| 91丨porny丨国产| 国产一区二区三区免费看| 亚洲影院在线观看| 国产精品九色蝌蚪自拍| 日韩欧美一级在线播放| 欧美午夜一区二区| eeuss鲁一区二区三区| 韩国av一区二区| 日本欧美一区二区在线观看| 最新久久zyz资源站| 精品国产乱码久久| 日韩手机在线导航| 欧美日韩国产中文| 欧美色国产精品| 色综合天天狠狠| 91麻豆蜜桃一区二区三区| 粉嫩一区二区三区性色av| 国产麻豆精品在线观看| 激情五月婷婷综合| 国产资源在线一区| 久久精品国产一区二区| 免费看日韩精品| 免费人成精品欧美精品| 日韩精品成人一区二区三区| 日韩黄色小视频| 免费在线看一区| 精品一区二区三区香蕉蜜桃 | 国产欧美日本一区二区三区| 6080日韩午夜伦伦午夜伦| 99国产麻豆精品| 9l国产精品久久久久麻豆| 国产成人综合亚洲91猫咪| 久久激情五月婷婷| 理论电影国产精品| 国产在线精品国自产拍免费| 国内精品写真在线观看| 国产成人在线电影| 成人精品一区二区三区四区| 成人激情午夜影院| 在线亚洲一区观看| 欧美三级乱人伦电影| 91精品国产综合久久精品性色| 6080国产精品一区二区| 久久综合狠狠综合| **网站欧美大片在线观看| 亚洲综合精品自拍| 麻豆精品久久久| 国产一区二区三区免费观看| av影院午夜一区| 欧美视频第二页| 欧美大片一区二区| 欧美激情中文不卡| 亚洲国产综合在线| 美女网站一区二区| 处破女av一区二区| 欧美日韩亚洲综合在线| 日韩天堂在线观看| 亚洲欧洲日产国产综合网| 亚洲国产欧美另类丝袜| 国产精品一线二线三线精华| 色婷婷激情综合| 欧美mv日韩mv亚洲| 亚洲欧美电影一区二区| 精品在线亚洲视频| 91在线小视频| 久久久久久麻豆| 亚洲国产日韩综合久久精品| 国产在线不卡一卡二卡三卡四卡| 91成人免费网站| 久久久午夜精品| 日韩极品在线观看| a在线播放不卡| 欧美tk—视频vk| 日韩一区精品字幕| 91女厕偷拍女厕偷拍高清| 久久久av毛片精品| 男人的j进女人的j一区| 一本大道av一区二区在线播放 |