亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? phasea.rpt

?? 利用FPGA實(shí)現(xiàn)的DDS
?? RPT
?? 第 1 頁(yè) / 共 4 頁(yè)
字號(hào):
Project Information                                     f:\dds2\dds\phasea.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2006 09:59:49

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


PHASEA


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

phasea    EPF10K10LC84-3   34     10     0    0         0  %    68       11 %

User Pins:                 34     10     0  



Project Information                                     f:\dds2\dds\phasea.rpt

** FILE HIERARCHY **



|lpm_add_sub:lpm_add_1|
|lpm_add_sub:lpm_add_1|addcore:adder|
|lpm_add_sub:lpm_add_1|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_1|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_1|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:lpm_add_2|
|lpm_add_sub:lpm_add_2|addcore:adder|
|lpm_add_sub:lpm_add_2|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_2|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_2|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:lpm_add_3|
|lpm_add_sub:lpm_add_3|addcore:adder|
|lpm_add_sub:lpm_add_3|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_3|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_3|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:lpm_add_4|
|lpm_add_sub:lpm_add_4|addcore:adder|
|lpm_add_sub:lpm_add_4|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_4|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_4|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

***** Logic for device 'phasea' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                S              S                                         ^     
                Y        S  S  Y        S        S                       C     
                N  R     Y  Y  N        Y        Y  R     R  R  R  R     O     
                C  E     N  N  C        N        N  E     E  E  E  E     N     
                F  S  P  C  C  F  P  V  C  R  S  C  S  G  S  S  S  S     F     
                R  E  H  F  F  R  H  C  F  E  Y  F  E  N  E  E  E  E     _  ^  
                E  R  A  R  R  E  A  C  R  S  S  R  R  D  R  R  R  R  #  D  n  
                Q  V  S  E  E  Q  S  I  E  E  C  E  V  I  V  V  V  V  T  O  C  
                1  E  E  Q  Q  2  E  N  Q  T  L  Q  E  N  E  E  E  E  C  N  E  
                1  D  3  7  8  1  5  T  3  N  K  0  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | SYNCFREQ14 
      ^nCE | 14                                                              72 | SYNCFREQ20 
      #TDI | 15                                                              71 | SYNCFREQ18 
    PHASE4 | 16                                                              70 | SYNCFREQ13 
SYNCFREQ19 | 17                                                              69 | SYNCFREQ16 
SYNCFREQ15 | 18                                                              68 | GNDINT 
SYNCFREQ12 | 19                                                              67 | SYNCFREQ9 
    VCCINT | 20                                                              66 | SYNCFREQ6 
       COS | 21                                                              65 | SYNCFREQ5 
SYNCFREQ10 | 22                        EPF10K10LC84-3                        64 | SYNCFREQ30 
    PHASE6 | 23                                                              63 | VCCINT 
    PHASE7 | 24                                                              62 | SYNCFREQ23 
       SIN | 25                                                              61 | SYNCFREQ26 
    GNDINT | 26                                                              60 | SYNCFREQ25 
    PHASE2 | 27                                                              59 | SYNCFREQ22 
    PHASE0 | 28                                                              58 | SYNCFREQ24 
    PHASE1 | 29                                                              57 | #TMS 
SYNCFREQ27 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  S  S  S  S  V  G  S  S  S  V  G  R  R  R  R  R  R  R  
                C  n  E  Y  Y  Y  Y  C  N  Y  Y  Y  C  N  E  E  E  E  E  E  E  
                C  C  S  N  N  N  N  C  D  N  N  N  C  D  S  S  S  S  S  S  S  
                I  O  E  C  C  C  C  I  I  C  C  C  I  I  E  E  E  E  E  E  E  
                N  N  R  F  F  F  F  N  N  F  F  F  N  N  R  R  R  R  R  R  R  
                T  F  V  R  R  R  R  T  T  R  R  R  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E        E  E  E        E  E  E  E  E  E  E  
                   G  D  Q  Q  Q  Q        Q  Q  Q        D  D  D  D  D  D  D  
                         1  3  2  2        4  2  1                             
                         7  1  9  8                                            


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A6       6/ 8( 75%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2       7/22( 31%)   
A9       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   
A12      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       6/22( 27%)   
B1       8/ 8(100%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       6/22( 27%)   
B4       8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   
B6       8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    0/2       7/22( 31%)   
B7       8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
C1       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C8       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            38/53     ( 71%)
Total logic cells used:                         68/576    ( 11%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                 232/2304    ( 10%)

Total input pins required:                      34
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     68
Total flipflops required:                       36
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   6   0   0   7   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0     21/0  
 B:      8   0   0   8   0   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     32/0  
 C:      8   0   0   0   0   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     15/0  

Total:  16   0   0   8   0  14   8   7   7   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0     68/0  



Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0   36  RESETN
  84      -     -    -    --      INPUT                0    0    0    3  SYNCFREQ0
  44      -     -    -    --      INPUT                0    0    0    2  SYNCFREQ1
  43      -     -    -    --      INPUT                0    0    0    2  SYNCFREQ2
   3      -     -    -    12      INPUT                0    0    0    2  SYNCFREQ3
  42      -     -    -    --      INPUT                0    0    0    2  SYNCFREQ4
  65      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ5
  66      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ6
   8      -     -    -    03      INPUT                0    0    0    2  SYNCFREQ7
   7      -     -    -    03      INPUT                0    0    0    2  SYNCFREQ8
  67      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ9
  22      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ10
  11      -     -    -    01      INPUT                0    0    0    2  SYNCFREQ11
  19      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ12
  70      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ13
  73      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ14
  18      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ15
  69      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ16
  36      -     -    -    07      INPUT                0    0    0    2  SYNCFREQ17
  71      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ18
  17      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ19
  72      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ20
   6      -     -    -    04      INPUT                0    0    0    2  SYNCFREQ21
  59      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ22
  62      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ23
  58      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ24
  60      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ25
  61      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ26
  30      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ27
  39      -     -    -    11      INPUT                0    0    0    2  SYNCFREQ28
  38      -     -    -    10      INPUT                0    0    0    2  SYNCFREQ29
  64      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ30
  37      -     -    -    09      INPUT                0    0    0    2  SYNCFREQ31
   1      -     -    -    --      INPUT  G             0    0    0    0  SYSCLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
偷拍与自拍一区| 日韩欧美中文字幕公布| 懂色av一区二区三区免费观看| 全部av―极品视觉盛宴亚洲| 日韩高清中文字幕一区| 亚洲成a人在线观看| 婷婷开心久久网| 男人的天堂亚洲一区| 青青青爽久久午夜综合久久午夜| 国产精品99久久久久久久女警| 国产一区二区剧情av在线| 精品无码三级在线观看视频| 国产精品主播直播| 成人av网站在线| 91成人在线免费观看| 欧美日韩中文精品| 制服丝袜亚洲播放| wwwwxxxxx欧美| 中文字幕中文字幕一区| 亚洲欧洲日本在线| 亚洲一线二线三线视频| 偷拍亚洲欧洲综合| 国产在线麻豆精品观看| 国产mv日韩mv欧美| 日本精品一区二区三区高清 | 色婷婷综合在线| 在线亚洲一区二区| 欧美一级片在线观看| 欧美成人午夜电影| 国产精品久久久久久久午夜片| 亚洲午夜一区二区三区| 久久精品99久久久| www.日韩在线| 欧美日本乱大交xxxxx| 精品福利在线导航| 亚洲视频一区二区在线观看| 亚洲成人av免费| 国产一区二区三区日韩| 99久久久精品| 欧美一级在线视频| 国产精品青草久久| 日韩高清中文字幕一区| 国产成人综合在线播放| 在线免费观看日本一区| 精品国产亚洲一区二区三区在线观看| 中文av一区特黄| 亚洲二区视频在线| 国产一区二区在线电影| 日本久久精品电影| 久久久久久黄色| 国产麻豆精品一区二区| 一本久久精品一区二区| 精品国产乱码久久久久久牛牛| 亚洲天堂av一区| 久久se这里有精品| 在线免费精品视频| 久久久久九九视频| 日本亚洲一区二区| 日本高清不卡在线观看| 国产午夜精品理论片a级大结局 | 成人激情小说乱人伦| 欧美一区二区三区男人的天堂| 最近中文字幕一区二区三区| 麻豆精品一区二区三区| 一本色道久久综合狠狠躁的推荐| 久久免费精品国产久精品久久久久| 亚洲夂夂婷婷色拍ww47| 成人精品免费视频| 精品福利在线导航| 日本视频中文字幕一区二区三区| 99国内精品久久| 国产欧美一区二区在线| 七七婷婷婷婷精品国产| 欧美视频中文字幕| 亚洲欧洲国产专区| 懂色av噜噜一区二区三区av| 777久久久精品| 亚洲制服丝袜av| av不卡在线播放| 久久久亚洲欧洲日产国码αv| 日韩精品国产精品| 欧美亚洲一区二区在线| 亚洲欧美乱综合| caoporn国产精品| 国产三级精品在线| 国产乱理伦片在线观看夜一区| 日韩一区二区在线观看视频| 一区二区三区国产精华| 99久久99精品久久久久久| 亚洲国产成人一区二区三区| 激情五月婷婷综合| 精品日韩在线观看| 精品亚洲成a人| 日韩免费成人网| 久久精品国产澳门| 日韩免费观看高清完整版| 日本怡春院一区二区| 51精品久久久久久久蜜臀| 日韩精彩视频在线观看| 欧美日韩国产系列| 日韩激情视频网站| 337p亚洲精品色噜噜| 日韩精品国产精品| 欧美一级高清片| 麻豆国产91在线播放| 欧美成人vps| 国产一区二区三区四区五区美女| 欧美精品一区二区精品网| 国产真实乱子伦精品视频| 国产欧美日韩综合精品一区二区| 国产不卡免费视频| 最新不卡av在线| 欧美熟乱第一页| 青青草国产成人av片免费| 精品国产乱码久久久久久1区2区| 国产一区二区三区免费| 中文天堂在线一区| 96av麻豆蜜桃一区二区| 亚洲夂夂婷婷色拍ww47| 91精品国产一区二区三区蜜臀| 另类小说综合欧美亚洲| 国产日韩欧美高清在线| 99精品久久99久久久久| 亚洲大片一区二区三区| 日韩欧美色综合| 成人手机电影网| 一区二区三区在线免费视频| 亚洲天堂成人在线观看| 欧美三级韩国三级日本一级| 久久超碰97中文字幕| 中文字幕精品一区| 欧美日韩日本视频| 国产精品99久| 亚洲乱码精品一二三四区日韩在线| 欧美日韩国产经典色站一区二区三区 | ...xxx性欧美| 欧美日韩一区三区| 狠狠色伊人亚洲综合成人| 国产精品久久久久久久久搜平片| 欧美亚洲综合色| 韩国一区二区在线观看| 亚洲男女一区二区三区| 91精品国产aⅴ一区二区| 高清视频一区二区| 日日骚欧美日韩| 亚洲国产精品ⅴa在线观看| 欧美日韩亚洲高清一区二区| 国产在线一区观看| 亚洲国产精品一区二区久久恐怖片| 欧美电影免费观看高清完整版在线观看| 成人黄页毛片网站| 午夜视频一区在线观看| 国产精品视频九色porn| 欧美日韩国产乱码电影| 成人免费毛片app| 日精品一区二区| 国产精品久久久久一区二区三区| 91麻豆精品国产91久久久资源速度 | 欧美另类一区二区三区| 成人激情免费视频| 奇米在线7777在线精品| 亚洲男人的天堂一区二区| 337p日本欧洲亚洲大胆色噜噜| 91黄色免费观看| 国产成人免费视| 麻豆精品国产传媒mv男同| 亚洲欧美日韩在线| 久久精品一区八戒影视| 欧美一级午夜免费电影| 91久久精品网| www.欧美亚洲| 国产一区美女在线| 免费视频最近日韩| 亚洲一区二区三区中文字幕| 国产精品国产三级国产aⅴ无密码| 欧美一卡二卡三卡四卡| 欧美在线啊v一区| 99精品欧美一区二区蜜桃免费| 国产精品91一区二区| 美脚の诱脚舐め脚责91| 午夜一区二区三区视频| 夜夜精品视频一区二区| 国产精品传媒在线| 国产网红主播福利一区二区| 91精品综合久久久久久| 欧美日韩视频在线观看一区二区三区 | 一区二区三区中文在线观看| 国产亚洲美州欧州综合国| 精品动漫一区二区三区在线观看| 欧美日韩一区二区电影| 91福利视频网站| 日本精品一区二区三区四区的功能| 成人高清视频在线| 国产成人精品亚洲午夜麻豆| 捆绑调教美女网站视频一区| 麻豆精品久久精品色综合| 另类人妖一区二区av| 久久国产婷婷国产香蕉| 久久精品99国产国产精| 久久99久久99|