亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? phasea.rpt

?? 利用FPGA實現的DDS
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                                     f:\dds2\dds\phasea.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2006 09:59:49

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


PHASEA


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

phasea    EPF10K10LC84-3   34     10     0    0         0  %    68       11 %

User Pins:                 34     10     0  



Project Information                                     f:\dds2\dds\phasea.rpt

** FILE HIERARCHY **



|lpm_add_sub:lpm_add_1|
|lpm_add_sub:lpm_add_1|addcore:adder|
|lpm_add_sub:lpm_add_1|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_1|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_1|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:lpm_add_2|
|lpm_add_sub:lpm_add_2|addcore:adder|
|lpm_add_sub:lpm_add_2|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_2|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_2|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:lpm_add_3|
|lpm_add_sub:lpm_add_3|addcore:adder|
|lpm_add_sub:lpm_add_3|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_3|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_3|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:lpm_add_4|
|lpm_add_sub:lpm_add_4|addcore:adder|
|lpm_add_sub:lpm_add_4|altshift:result_ext_latency_ffs|
|lpm_add_sub:lpm_add_4|altshift:carry_ext_latency_ffs|
|lpm_add_sub:lpm_add_4|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

***** Logic for device 'phasea' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                S              S                                         ^     
                Y        S  S  Y        S        S                       C     
                N  R     Y  Y  N        Y        Y  R     R  R  R  R     O     
                C  E     N  N  C        N        N  E     E  E  E  E     N     
                F  S  P  C  C  F  P  V  C  R  S  C  S  G  S  S  S  S     F     
                R  E  H  F  F  R  H  C  F  E  Y  F  E  N  E  E  E  E     _  ^  
                E  R  A  R  R  E  A  C  R  S  S  R  R  D  R  R  R  R  #  D  n  
                Q  V  S  E  E  Q  S  I  E  E  C  E  V  I  V  V  V  V  T  O  C  
                1  E  E  Q  Q  2  E  N  Q  T  L  Q  E  N  E  E  E  E  C  N  E  
                1  D  3  7  8  1  5  T  3  N  K  0  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | SYNCFREQ14 
      ^nCE | 14                                                              72 | SYNCFREQ20 
      #TDI | 15                                                              71 | SYNCFREQ18 
    PHASE4 | 16                                                              70 | SYNCFREQ13 
SYNCFREQ19 | 17                                                              69 | SYNCFREQ16 
SYNCFREQ15 | 18                                                              68 | GNDINT 
SYNCFREQ12 | 19                                                              67 | SYNCFREQ9 
    VCCINT | 20                                                              66 | SYNCFREQ6 
       COS | 21                                                              65 | SYNCFREQ5 
SYNCFREQ10 | 22                        EPF10K10LC84-3                        64 | SYNCFREQ30 
    PHASE6 | 23                                                              63 | VCCINT 
    PHASE7 | 24                                                              62 | SYNCFREQ23 
       SIN | 25                                                              61 | SYNCFREQ26 
    GNDINT | 26                                                              60 | SYNCFREQ25 
    PHASE2 | 27                                                              59 | SYNCFREQ22 
    PHASE0 | 28                                                              58 | SYNCFREQ24 
    PHASE1 | 29                                                              57 | #TMS 
SYNCFREQ27 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  S  S  S  S  V  G  S  S  S  V  G  R  R  R  R  R  R  R  
                C  n  E  Y  Y  Y  Y  C  N  Y  Y  Y  C  N  E  E  E  E  E  E  E  
                C  C  S  N  N  N  N  C  D  N  N  N  C  D  S  S  S  S  S  S  S  
                I  O  E  C  C  C  C  I  I  C  C  C  I  I  E  E  E  E  E  E  E  
                N  N  R  F  F  F  F  N  N  F  F  F  N  N  R  R  R  R  R  R  R  
                T  F  V  R  R  R  R  T  T  R  R  R  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E        E  E  E        E  E  E  E  E  E  E  
                   G  D  Q  Q  Q  Q        Q  Q  Q        D  D  D  D  D  D  D  
                         1  3  2  2        4  2  1                             
                         7  1  9  8                                            


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A6       6/ 8( 75%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2       7/22( 31%)   
A9       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   
A12      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       6/22( 27%)   
B1       8/ 8(100%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       6/22( 27%)   
B4       8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   
B6       8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    0/2       7/22( 31%)   
B7       8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
C1       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C8       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            38/53     ( 71%)
Total logic cells used:                         68/576    ( 11%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                 232/2304    ( 10%)

Total input pins required:                      34
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     68
Total flipflops required:                       36
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   6   0   0   7   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0     21/0  
 B:      8   0   0   8   0   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     32/0  
 C:      8   0   0   0   0   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     15/0  

Total:  16   0   0   8   0  14   8   7   7   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0     68/0  



Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0   36  RESETN
  84      -     -    -    --      INPUT                0    0    0    3  SYNCFREQ0
  44      -     -    -    --      INPUT                0    0    0    2  SYNCFREQ1
  43      -     -    -    --      INPUT                0    0    0    2  SYNCFREQ2
   3      -     -    -    12      INPUT                0    0    0    2  SYNCFREQ3
  42      -     -    -    --      INPUT                0    0    0    2  SYNCFREQ4
  65      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ5
  66      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ6
   8      -     -    -    03      INPUT                0    0    0    2  SYNCFREQ7
   7      -     -    -    03      INPUT                0    0    0    2  SYNCFREQ8
  67      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ9
  22      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ10
  11      -     -    -    01      INPUT                0    0    0    2  SYNCFREQ11
  19      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ12
  70      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ13
  73      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ14
  18      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ15
  69      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ16
  36      -     -    -    07      INPUT                0    0    0    2  SYNCFREQ17
  71      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ18
  17      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ19
  72      -     -    A    --      INPUT                0    0    0    2  SYNCFREQ20
   6      -     -    -    04      INPUT                0    0    0    2  SYNCFREQ21
  59      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ22
  62      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ23
  58      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ24
  60      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ25
  61      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ26
  30      -     -    C    --      INPUT                0    0    0    2  SYNCFREQ27
  39      -     -    -    11      INPUT                0    0    0    2  SYNCFREQ28
  38      -     -    -    10      INPUT                0    0    0    2  SYNCFREQ29
  64      -     -    B    --      INPUT                0    0    0    2  SYNCFREQ30
  37      -     -    -    09      INPUT                0    0    0    2  SYNCFREQ31
   1      -     -    -    --      INPUT  G             0    0    0    0  SYSCLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                            f:\dds2\dds\phasea.rpt
phasea

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产日韩a在线播放性色| 成人激情开心网| 成人免费va视频| 欧美日本一道本在线视频| 国产精品女主播av| 久久99九九99精品| 欧美日韩国产综合一区二区 | 99在线视频精品| 日韩欧美国产小视频| 亚洲午夜电影网| aaa欧美大片| 国产精品蜜臀av| 国产丶欧美丶日本不卡视频| 精品日韩一区二区三区| 视频一区视频二区中文| 欧美视频一区二区三区| 亚洲天堂精品在线观看| 丁香一区二区三区| 国产日韩精品一区二区浪潮av| 五月婷婷色综合| 欧美视频一区二区三区| 亚洲精品福利视频网站| 色欧美日韩亚洲| 自拍偷在线精品自拍偷无码专区 | 亚洲精品成人少妇| 丁香啪啪综合成人亚洲小说 | 一本久久精品一区二区| 中文在线资源观看网站视频免费不卡| 久久爱www久久做| 欧美v日韩v国产v| 精品一区二区av| 久久综合久久综合九色| 狠狠色综合日日| 国产视频一区二区在线| 国产精品一二三在| 国产午夜精品在线观看| av一区二区三区四区| 亚洲欧美日韩综合aⅴ视频| 91福利在线播放| 亚洲国产视频直播| 日韩午夜激情电影| 国内久久精品视频| 国产欧美久久久精品影院| 成人午夜电影网站| 亚洲码国产岛国毛片在线| 色哟哟一区二区三区| 亚洲国产成人av好男人在线观看| 欧美日韩国产另类一区| 男女男精品视频| 国产亚洲欧美一级| 波多野结衣亚洲一区| 亚洲乱码国产乱码精品精可以看 | 激情五月婷婷综合网| wwww国产精品欧美| 成人免费视频播放| 亚洲一区二区四区蜜桃| 日韩欧美的一区二区| 国产成a人亚洲| 一卡二卡三卡日韩欧美| 日韩久久精品一区| 97se亚洲国产综合自在线不卡| 天堂成人国产精品一区| 国产欧美一区二区精品性色超碰| 色国产精品一区在线观看| 蜜桃91丨九色丨蝌蚪91桃色| 国产精品女主播在线观看| 777亚洲妇女| 国产一区二区在线视频| 一区二区三区不卡在线观看 | 91成人在线精品| 韩日精品视频一区| 一区二区三区波多野结衣在线观看| 日韩欧美国产电影| 欧美无砖砖区免费| 国产91露脸合集magnet| 午夜婷婷国产麻豆精品| 国产精品伦理在线| 日韩一区二区在线观看视频播放| 不卡av在线免费观看| 久草在线在线精品观看| 亚洲一区二区欧美| 欧美国产精品v| 欧美大片一区二区| 欧美性猛交一区二区三区精品 | 狠狠色伊人亚洲综合成人| 亚洲h在线观看| 国产精品久久久久三级| 日韩一级欧美一级| 色婷婷久久久综合中文字幕| 国产精品一二三区| 美女一区二区三区在线观看| 亚洲午夜三级在线| 亚洲色欲色欲www在线观看| 26uuu亚洲| 日韩一区二区免费电影| 欧美日韩五月天| 在线视频一区二区三区| 大胆亚洲人体视频| 国产精品系列在线播放| 日本va欧美va瓶| 日本少妇一区二区| 视频一区中文字幕| 亚洲成人免费看| 一级精品视频在线观看宜春院| 国产精品三级在线观看| 欧美国产一区在线| 中文字幕乱码一区二区免费| 久久久久久久久免费| 欧美白人最猛性xxxxx69交| 久久中文字幕电影| 久久久久久麻豆| 日韩欧美123| 91精品国产麻豆国产自产在线 | 国产乱子轮精品视频| 日本不卡一区二区| 久久精品国产秦先生| 蜜桃久久久久久| 国模娜娜一区二区三区| 国产美女在线观看一区| 国产伦精品一区二区三区视频青涩| 精品一区二区三区欧美| 国产精品综合网| av中文字幕不卡| 在线观看日韩毛片| 9191久久久久久久久久久| 欧美一区二区三区在线观看视频| 欧美一级欧美三级在线观看 | 一二三区精品视频| 日韩中文字幕1| 国产在线播放一区| 国产大陆精品国产| 国产成人8x视频一区二区| 久久久精品人体av艺术| 久久色在线观看| 国产精品丝袜久久久久久app| 国产三级欧美三级| 国产精品久久看| 亚洲精品福利视频网站| 蜜桃视频在线观看一区二区| 国产99久久久国产精品潘金网站| 91在线免费播放| 欧美一级xxx| 亚洲欧洲日韩av| 日本亚洲欧美天堂免费| av高清久久久| 日韩三级在线免费观看| 国产精品久久久久桃色tv| 日韩精品免费专区| 岛国精品在线观看| 欧美日韩一区不卡| 国产午夜精品美女毛片视频| 亚洲乱码国产乱码精品精98午夜| 奇米一区二区三区| 91在线观看污| 精品久久久久久最新网址| 亚洲美腿欧美偷拍| 精品一区二区三区在线播放| 99精品视频中文字幕| 精品国产91洋老外米糕| 欧美日韩一区二区三区四区| 在线一区二区三区做爰视频网站| 欧美日韩成人综合| 国产欧美日韩在线观看| 视频一区视频二区中文字幕| 成人免费毛片a| 日韩一级欧美一级| 亚洲伦在线观看| 岛国一区二区三区| 日韩美女在线视频| 首页国产欧美日韩丝袜| 91视频一区二区三区| 久久这里只有精品视频网| 天堂成人免费av电影一区| 色综合久久99| 国产精品高潮呻吟| 狠狠色综合色综合网络| 欧美一级黄色录像| 亚洲成人精品一区| 99天天综合性| 国产精品视频一二三区| 国产在线播精品第三| 日韩欧美成人午夜| 免费在线观看日韩欧美| 欧美日高清视频| 亚洲风情在线资源站| 一本一道波多野结衣一区二区| 国产精品久久久久久亚洲毛片 | 91同城在线观看| 国产精品久久久久久久久免费相片 | 亚洲国产欧美在线人成| 一本大道久久a久久精品综合| 国产精品网站一区| 国产精品影视网| 久久久精品综合| 国产成人一级电影| 久久久久久久免费视频了| 国产福利不卡视频| 欧美激情一区二区三区四区| 丁香桃色午夜亚洲一区二区三区| 久久久精品国产免大香伊 |