亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? phasemod.rpt

?? 利用FPGA實現的DDS
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   f:\dds2\dds\phasemod.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2006 09:53:00

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


PHASEMOD


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

phasemod  EPF10K10LC84-3   18     10     0    0         0  %    17       2  %

User Pins:                 18     10     0  



Project Information                                   f:\dds2\dds\phasemod.rpt

** FILE HIERARCHY **



|lpm_add_sub:Adder|
|lpm_add_sub:Adder|addcore:adder|
|lpm_add_sub:Adder|altshift:result_ext_latency_ffs|
|lpm_add_sub:Adder|altshift:carry_ext_latency_ffs|
|lpm_add_sub:Adder|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

***** Logic for device 'phasemod' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                            M                                            C     
                R  R  R     O  R        R           R     R  R  R  R     O     
                E  E  E     D  E        E           E     E  E  E  E     N     
                S  S  S     P  S  P  V  S  R  S  P  S  G  S  S  S  S     F     
                E  E  E     H  E  H  C  E  E  Y  H  E  N  E  E  E  E     _  ^  
                R  R  R  M  A  R  A  C  R  S  S  A  R  D  R  R  R  R  #  D  n  
                V  V  V  S  S  V  S  I  V  E  C  S  V  I  V  V  V  V  T  O  C  
                E  E  E  I  E  E  E  N  E  T  L  E  E  N  E  E  E  E  C  N  E  
                D  D  D  N  5  D  2  T  D  N  K  0  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
 MODPHASE4 | 19                                                              67 | SYNCPHSWD1 
    VCCINT | 20                                                              66 | PHASE1 
 MODPHASE0 | 21                                                              65 | PHASE3 
SYNCPHSWD2 | 22                        EPF10K10LC84-3                        64 | SYNCPHSWD3 
 MODPHASE1 | 23                                                              63 | VCCINT 
 MODPHASE2 | 24                                                              62 | SYNCPHSWD6 
 MODPHASE3 | 25                                                              61 | PHASE6 
    GNDINT | 26                                                              60 | PHASE5 
SYNCPHSWD7 | 27                                                              59 | PHASE7 
 MODPHASE7 | 28                                                              58 | SYNCPHSWD5 
 MODPHASE6 | 29                                                              57 | #TMS 
      MCOS | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  P  S  S  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  H  Y  Y  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  A  N  N  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  S  C  C  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  E  P  P  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  4  H  H  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E           S  S        E  E  E  E  E  E  E  
                   G  D  D  D  D  D           W  W        D  D  D  D  D  D  D  
                                              D  D                             
                                              0  4                             


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       4/22( 18%)   
B11      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       9/22( 40%)   
C3       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            22/53     ( 41%)
Total logic cells used:                         17/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                  58/2304    (  2%)

Total input pins required:                      18
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     17
Total flipflops required:                        9
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  
 B:      0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  

Total:   0   0   8   0   0   0   1   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     17/0  



Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  84      -     -    -    --      INPUT                0    0    0    3  PHASE0
  66      -     -    B    --      INPUT                0    0    0    2  PHASE1
   5      -     -    -    05      INPUT                0    0    0    2  PHASE2
  65      -     -    B    --      INPUT                0    0    0    2  PHASE3
  42      -     -    -    --      INPUT                0    0    0    2  PHASE4
  60      -     -    C    --      INPUT                0    0    0    2  PHASE5
  61      -     -    C    --      INPUT                0    0    0    2  PHASE6
  59      -     -    C    --      INPUT                0    0    0    2  PHASE7
   2      -     -    -    --      INPUT                0    0    0    9  RESETN
  43      -     -    -    --      INPUT                0    0    0    3  SYNCPHSWD0
  67      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD1
  22      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD2
  64      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD3
  44      -     -    -    --      INPUT                0    0    0    2  SYNCPHSWD4
  58      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD5
  62      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD6
  27      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD7
   1      -     -    -    --      INPUT  G             0    0    0    0  SYSCLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  30      -     -    C    --     OUTPUT                0    1    0    0  MCOS
  21      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE0
  23      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE1
  24      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE2
  25      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE3
  19      -     -    A    --     OUTPUT                0    1    0    0  MODPHASE4
   7      -     -    -    03     OUTPUT                0    1    0    0  MODPHASE5
  29      -     -    C    --     OUTPUT                0    1    0    0  MODPHASE6
  28      -     -    C    --     OUTPUT                0    1    0    0  MODPHASE7
   8      -     -    -    03     OUTPUT                0    1    0    0  MSIN


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    B    11        OR2                4    0    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry1
   -      5     -    B    11        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry2
   -      7     -    B    11        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry3
   -      2     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry4
   -      6     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry5
   -      8     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry6
   -      2     -    B    11       AND2                2    0    0    1  |lpm_add_sub:Adder|addcore:adder|:114
   -      4     -    C    03       DFFE   +s           3    1    1    0  mphsreg7~1 (~39~1)
   -      3     -    C    03       DFFE   +            3    1    1    1  mphsreg7 (:39)
   -      5     -    C    03       DFFE   +            3    1    1    1  mphsreg6 (:40)
   -      1     -    C    03       DFFE   +            3    1    1    0  mphsreg5 (:41)
   -      7     -    A    07       DFFE   +            3    1    1    0  mphsreg4 (:42)
   -      8     -    B    11       DFFE   +            3    1    1    0  mphsreg3 (:43)
   -      6     -    B    11       DFFE   +            3    1    1    0  mphsreg2 (:44)
   -      4     -    B    11       DFFE   +            3    1    1    0  mphsreg1 (:45)
   -      1     -    B    11       DFFE   +            3    0    1    0  mphsreg0 (:46)
   -      7     -    C    03        OR2                0    2    1    0  :263


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     2/ 48(  4%)     0/ 48(  0%)    0/16(  0%)      1/16(  6%)     0/16(  0%)
B:       6/ 96(  6%)     4/ 48(  8%)     0/ 48(  0%)    5/16( 31%)      4/16( 25%)     0/16(  0%)
C:       7/ 96(  7%)     3/ 48(  6%)     0/ 48(  0%)    6/16( 37%)      3/16( 18%)     0/16(  0%)


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产一区二区三区免费看| 国产亚洲欧美在线| 综合色中文字幕| 久久av资源网| 这里只有精品视频在线观看| 亚洲视频 欧洲视频| 精品午夜久久福利影院| 日韩一区二区免费在线观看| 亚洲成在人线在线播放| 91啪亚洲精品| 亚洲三级电影网站| 成人伦理片在线| 国产精品午夜免费| 国产精品小仙女| 精品少妇一区二区三区视频免付费| 午夜欧美2019年伦理| 欧美色手机在线观看| 午夜精品福利久久久| 欧美日韩一二三| 日韩高清不卡在线| 欧美精品丝袜中出| 日韩精品免费专区| 日韩一区二区免费高清| 国产一区二区三区黄视频| 免费三级欧美电影| 日韩一区二区影院| 国产精品一区在线观看你懂的| 久久九九久精品国产免费直播| 国产传媒一区在线| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆| 国产91精品久久久久久久网曝门 | 国产一区二区在线观看免费| 欧美成人一区二区| 成人激情小说网站| 亚洲国产一区视频| 日韩一区二区在线观看| 成人激情小说网站| 香蕉成人啪国产精品视频综合网| 911国产精品| 国产一区二区成人久久免费影院| 国产精品二三区| 欧美一级艳片视频免费观看| 国产风韵犹存在线视精品| 一区二区三区欧美亚洲| 秋霞电影一区二区| 中文字幕高清一区| 欧美猛男男办公室激情| 粉嫩av亚洲一区二区图片| 亚洲国产成人porn| 欧美国产综合色视频| 欧美一区二区在线视频| 不卡av电影在线播放| 久久99国产乱子伦精品免费| 亚洲精品一二三| 国产日韩精品一区二区三区在线| 欧美日本在线观看| 色婷婷国产精品| 高清免费成人av| 久久精工是国产品牌吗| 亚洲成人激情社区| 亚洲另类在线制服丝袜| 国产日韩三级在线| 精品国精品国产| 欧美人狂配大交3d怪物一区| 在线视频一区二区三区| 国产亚洲精品bt天堂精选| 欧美精品xxxxbbbb| 欧美亚洲丝袜传媒另类| 色吧成人激情小说| 成人av在线播放网址| 国产成人免费视频| 国产黑丝在线一区二区三区| 久久成人18免费观看| 蜜桃av一区二区三区电影| 日韩国产欧美视频| 另类小说综合欧美亚洲| 黄网站免费久久| 国产精品 日产精品 欧美精品| 国产一区二区网址| 国产成人精品综合在线观看| 国产精品1区二区.| 国产精品一区二区在线看| 国产成人激情av| 成人h版在线观看| 91麻豆国产福利在线观看| 在线观看视频91| 91精品国产综合久久福利软件 | 色婷婷av一区二区| 欧美日韩在线电影| 日韩精品一区二区三区四区视频| 日韩欧美亚洲国产另类| 欧美国产精品中文字幕| 亚洲精品视频在线| 美女视频一区二区| av在线这里只有精品| 欧美日韩国产美女| 欧美不卡123| 国产精品乱子久久久久| 亚洲18女电影在线观看| 国产精品综合av一区二区国产馆| 91色视频在线| 久久久亚洲高清| 亚洲国产aⅴ天堂久久| 国内精品久久久久影院色| 亚洲国产精品高清| 午夜欧美视频在线观看 | 欧美日韩高清一区| 国产欧美1区2区3区| 丝袜美腿亚洲色图| 成人性生交大片免费看视频在线 | 色狠狠色噜噜噜综合网| 精品成人一区二区三区| 亚洲黄色av一区| 成人综合婷婷国产精品久久蜜臀 | 紧缚奴在线一区二区三区| 一本色道a无线码一区v| 国产亚洲精品aa| 美洲天堂一区二卡三卡四卡视频 | 欧美肥妇bbw| 亚洲男人的天堂一区二区| 国产伦精品一区二区三区视频青涩 | 精品一区二区三区在线播放视频| 色视频欧美一区二区三区| 中文欧美字幕免费| 国产又黄又大久久| 日韩精品一区二区三区在线观看| 午夜一区二区三区在线观看| 色综合久久久久久久久| 中文字幕一区二区视频| 国产精品自拍一区| 久久精品一区二区三区不卡| 国内精品在线播放| 精品成人a区在线观看| 久久99国产精品久久99| 欧美r级电影在线观看| 日日夜夜精品视频免费| 欧美精品久久99| 欧美一级xxx| 另类人妖一区二区av| 精品久久久久久久人人人人传媒| 美女视频黄免费的久久 | 精品国产伦一区二区三区免费 | 成人av在线一区二区| 国产精品久久影院| 91精品福利在线| 性久久久久久久久久久久 | 亚洲午夜在线观看视频在线| 欧美精品一二三| 国产一区二区福利| 国产精品美女久久久久aⅴ| 色偷偷88欧美精品久久久| 亚洲成a人片综合在线| 久久久综合精品| 91小视频免费观看| 免费成人av在线播放| 日本一区免费视频| 欧美吻胸吃奶大尺度电影| 九一九一国产精品| 自拍偷自拍亚洲精品播放| 欧美精品v国产精品v日韩精品| 国产一区 二区| 亚洲高清视频中文字幕| 久久一二三国产| 91福利在线播放| 国产乱码精品一区二区三区av| 国产精品传媒在线| 日韩亚洲欧美一区| 日本韩国欧美国产| 国产麻豆一精品一av一免费| 天堂av在线一区| 亚洲色图在线看| 国产日韩av一区| 日韩一级视频免费观看在线| 色综合中文综合网| 国产精品美女久久久久高潮| 日韩免费视频一区二区| 欧美一a一片一级一片| 99久久国产免费看| 国产mv日韩mv欧美| 国产麻豆91精品| 国产精品一区免费视频| 日本大胆欧美人术艺术动态| 亚洲一区二区三区四区不卡| 国产精品欧美经典| 国产视频一区在线播放| 精品国产乱码久久久久久闺蜜| 这里只有精品视频在线观看| 精品视频色一区| 欧美理论电影在线| 色哟哟国产精品| 欧美色图在线观看| 色美美综合视频| 欧美午夜寂寞影院| 欧美美女直播网站| 欧美一区二区二区| 精品美女在线观看| 久久久影视传媒| 亚洲视频每日更新| 亚洲黄色录像片| 麻豆精品视频在线观看视频|