亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? phasemod.rpt

?? 利用FPGA實現的DDS
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   f:\dds2\dds\phasemod.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2006 09:53:00

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


PHASEMOD


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

phasemod  EPF10K10LC84-3   18     10     0    0         0  %    17       2  %

User Pins:                 18     10     0  



Project Information                                   f:\dds2\dds\phasemod.rpt

** FILE HIERARCHY **



|lpm_add_sub:Adder|
|lpm_add_sub:Adder|addcore:adder|
|lpm_add_sub:Adder|altshift:result_ext_latency_ffs|
|lpm_add_sub:Adder|altshift:carry_ext_latency_ffs|
|lpm_add_sub:Adder|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

***** Logic for device 'phasemod' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                            M                                            C     
                R  R  R     O  R        R           R     R  R  R  R     O     
                E  E  E     D  E        E           E     E  E  E  E     N     
                S  S  S     P  S  P  V  S  R  S  P  S  G  S  S  S  S     F     
                E  E  E     H  E  H  C  E  E  Y  H  E  N  E  E  E  E     _  ^  
                R  R  R  M  A  R  A  C  R  S  S  A  R  D  R  R  R  R  #  D  n  
                V  V  V  S  S  V  S  I  V  E  C  S  V  I  V  V  V  V  T  O  C  
                E  E  E  I  E  E  E  N  E  T  L  E  E  N  E  E  E  E  C  N  E  
                D  D  D  N  5  D  2  T  D  N  K  0  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
 MODPHASE4 | 19                                                              67 | SYNCPHSWD1 
    VCCINT | 20                                                              66 | PHASE1 
 MODPHASE0 | 21                                                              65 | PHASE3 
SYNCPHSWD2 | 22                        EPF10K10LC84-3                        64 | SYNCPHSWD3 
 MODPHASE1 | 23                                                              63 | VCCINT 
 MODPHASE2 | 24                                                              62 | SYNCPHSWD6 
 MODPHASE3 | 25                                                              61 | PHASE6 
    GNDINT | 26                                                              60 | PHASE5 
SYNCPHSWD7 | 27                                                              59 | PHASE7 
 MODPHASE7 | 28                                                              58 | SYNCPHSWD5 
 MODPHASE6 | 29                                                              57 | #TMS 
      MCOS | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  P  S  S  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  H  Y  Y  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  A  N  N  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  S  C  C  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  E  P  P  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  4  H  H  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E           S  S        E  E  E  E  E  E  E  
                   G  D  D  D  D  D           W  W        D  D  D  D  D  D  D  
                                              D  D                             
                                              0  4                             


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       4/22( 18%)   
B11      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       9/22( 40%)   
C3       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            22/53     ( 41%)
Total logic cells used:                         17/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                  58/2304    (  2%)

Total input pins required:                      18
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     17
Total flipflops required:                        9
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  
 B:      0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  

Total:   0   0   8   0   0   0   1   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     17/0  



Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  84      -     -    -    --      INPUT                0    0    0    3  PHASE0
  66      -     -    B    --      INPUT                0    0    0    2  PHASE1
   5      -     -    -    05      INPUT                0    0    0    2  PHASE2
  65      -     -    B    --      INPUT                0    0    0    2  PHASE3
  42      -     -    -    --      INPUT                0    0    0    2  PHASE4
  60      -     -    C    --      INPUT                0    0    0    2  PHASE5
  61      -     -    C    --      INPUT                0    0    0    2  PHASE6
  59      -     -    C    --      INPUT                0    0    0    2  PHASE7
   2      -     -    -    --      INPUT                0    0    0    9  RESETN
  43      -     -    -    --      INPUT                0    0    0    3  SYNCPHSWD0
  67      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD1
  22      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD2
  64      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD3
  44      -     -    -    --      INPUT                0    0    0    2  SYNCPHSWD4
  58      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD5
  62      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD6
  27      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD7
   1      -     -    -    --      INPUT  G             0    0    0    0  SYSCLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  30      -     -    C    --     OUTPUT                0    1    0    0  MCOS
  21      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE0
  23      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE1
  24      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE2
  25      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE3
  19      -     -    A    --     OUTPUT                0    1    0    0  MODPHASE4
   7      -     -    -    03     OUTPUT                0    1    0    0  MODPHASE5
  29      -     -    C    --     OUTPUT                0    1    0    0  MODPHASE6
  28      -     -    C    --     OUTPUT                0    1    0    0  MODPHASE7
   8      -     -    -    03     OUTPUT                0    1    0    0  MSIN


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    B    11        OR2                4    0    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry1
   -      5     -    B    11        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry2
   -      7     -    B    11        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry3
   -      2     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry4
   -      6     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry5
   -      8     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry6
   -      2     -    B    11       AND2                2    0    0    1  |lpm_add_sub:Adder|addcore:adder|:114
   -      4     -    C    03       DFFE   +s           3    1    1    0  mphsreg7~1 (~39~1)
   -      3     -    C    03       DFFE   +            3    1    1    1  mphsreg7 (:39)
   -      5     -    C    03       DFFE   +            3    1    1    1  mphsreg6 (:40)
   -      1     -    C    03       DFFE   +            3    1    1    0  mphsreg5 (:41)
   -      7     -    A    07       DFFE   +            3    1    1    0  mphsreg4 (:42)
   -      8     -    B    11       DFFE   +            3    1    1    0  mphsreg3 (:43)
   -      6     -    B    11       DFFE   +            3    1    1    0  mphsreg2 (:44)
   -      4     -    B    11       DFFE   +            3    1    1    0  mphsreg1 (:45)
   -      1     -    B    11       DFFE   +            3    0    1    0  mphsreg0 (:46)
   -      7     -    C    03        OR2                0    2    1    0  :263


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     2/ 48(  4%)     0/ 48(  0%)    0/16(  0%)      1/16(  6%)     0/16(  0%)
B:       6/ 96(  6%)     4/ 48(  8%)     0/ 48(  0%)    5/16( 31%)      4/16( 25%)     0/16(  0%)
C:       7/ 96(  7%)     3/ 48(  6%)     0/ 48(  0%)    6/16( 37%)      3/16( 18%)     0/16(  0%)


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产在线一区观看| 91精品免费在线| 欧美国产一区视频在线观看| 国产一区二三区好的| 精品黑人一区二区三区久久| 国产一区三区三区| 日本一区二区高清| 91成人免费电影| 亚洲成人av电影在线| 日韩免费高清av| 国产成人在线色| 亚洲在线免费播放| 日韩欧美亚洲国产精品字幕久久久| 国产尤物一区二区在线| 亚洲图片你懂的| 制服视频三区第一页精品| 国产一区二区91| 亚洲天堂网中文字| 日韩一区二区三区视频| 成人一区二区三区在线观看| 亚洲自拍偷拍av| 久久精品亚洲精品国产欧美| 色婷婷综合在线| 久久电影网站中文字幕| 中文字幕在线一区免费| 在线不卡一区二区| 国产精品18久久久久久久久久久久 | 欧美国产在线观看| 欧美日韩免费观看一区三区| 国产一区二区三区香蕉| 麻豆视频观看网址久久| 久久久久免费观看| 欧美日韩一卡二卡三卡 | 国产成人8x视频一区二区| 一区二区三区精品视频在线| 精品欧美一区二区在线观看| 97久久超碰国产精品| 久99久精品视频免费观看| 中文字幕一区二区5566日韩| 欧美大胆一级视频| 欧美亚洲一区二区在线观看| 精品系列免费在线观看| 亚洲一区二区三区精品在线| 国产精品女主播av| 精品国产伦一区二区三区观看方式| 91黄色免费网站| 成人aa视频在线观看| 另类欧美日韩国产在线| 亚洲国产综合在线| 国产精品高潮久久久久无| 精品国产乱码久久| 欧美一区二区成人| 欧美美女网站色| 91亚洲精品久久久蜜桃| 国产精品18久久久久久vr| 美女视频黄免费的久久 | 91精品国产欧美日韩| 91亚洲永久精品| www.av精品| 成人深夜在线观看| 国产高清精品网站| 国产一区欧美二区| 国产主播一区二区三区| 秋霞影院一区二区| 无吗不卡中文字幕| 午夜精品aaa| 亚洲成av人片www| 亚洲国产一区视频| 夜夜嗨av一区二区三区网页| 亚洲精品视频在线| 最新中文字幕一区二区三区| 国产精品区一区二区三| 26uuu久久综合| 久久先锋影音av| 久久久久久久综合| 亚洲国产精品二十页| 欧美国产激情一区二区三区蜜月| 久久综合九色综合欧美98| 精品第一国产综合精品aⅴ| 91精品国产一区二区三区蜜臀 | 亚洲一二三四在线观看| 亚洲欧美一区二区三区久本道91| 欧美激情一区二区三区四区| 日本一区二区免费在线观看视频| 日本一区二区三区在线观看| 国产精品萝li| 亚洲综合无码一区二区| 亚洲国产欧美在线人成| 日一区二区三区| 麻豆国产欧美一区二区三区| av在线播放成人| 色一情一伦一子一伦一区| 欧美中文字幕一二三区视频| 欧美在线观看18| 欧美一区二区三区在线观看| 精品国产91久久久久久久妲己 | 在线一区二区三区四区五区| 欧美性猛交xxxxxx富婆| 91麻豆精品久久久久蜜臀| 日韩精品在线一区二区| 国产精品高潮呻吟久久| 亚洲午夜激情网站| 狠狠色狠狠色综合| 99久久精品免费看国产免费软件| 在线精品视频免费播放| 91精品国产一区二区人妖| 国产日韩亚洲欧美综合| 夜夜嗨av一区二区三区四季av| 午夜精品成人在线| 国产精品99久| 欧美喷潮久久久xxxxx| 精品国内二区三区| 亚洲美女视频一区| 激情综合亚洲精品| 日本道免费精品一区二区三区| 日韩网站在线看片你懂的| 欧美国产丝袜视频| 日本视频一区二区三区| av一二三不卡影片| 3751色影院一区二区三区| 国产情人综合久久777777| 亚洲国产精品久久艾草纯爱| 国内精品国产成人国产三级粉色| 91丨porny丨国产| 欧美精品一区视频| 亚洲国产视频一区| 成人不卡免费av| 日韩欧美中文字幕制服| 一区二区三区电影在线播| 韩国一区二区视频| 欧美日韩国产影片| 国产精品毛片久久久久久久| 久久超碰97中文字幕| 欧美理论电影在线| 成人免费在线视频| 国产v综合v亚洲欧| 日韩你懂的电影在线观看| 亚洲一区自拍偷拍| www.久久精品| 国产欧美综合在线| 精一区二区三区| 欧美麻豆精品久久久久久| 中文字幕第一区二区| 国模大尺度一区二区三区| 欧美精品色一区二区三区| 亚洲在线观看免费视频| 91麻豆国产福利在线观看| 国产欧美一区二区在线观看| 国产一区在线观看麻豆| 日韩一区二区三区在线| 亚洲午夜久久久久| 91美女精品福利| 亚洲乱码一区二区三区在线观看| 不卡一卡二卡三乱码免费网站| 精品国产区一区| 欧美三级日韩三级国产三级| 亚洲欧洲美洲综合色网| 国产在线日韩欧美| www国产精品av| 看国产成人h片视频| 日韩欧美二区三区| 久久99国产精品麻豆| 日韩美女一区二区三区| 久久精品国产免费看久久精品| 欧美一区永久视频免费观看| 三级精品在线观看| 91精品国产综合久久精品app| 亚洲高清视频在线| 宅男噜噜噜66一区二区66| 日韩福利电影在线观看| 制服丝袜成人动漫| 久久成人麻豆午夜电影| 久久久久免费观看| 99免费精品视频| 亚洲欧美日韩国产综合在线| 色吊一区二区三区| 亚洲国产精品一区二区www| 欧美日韩一级大片网址| 日韩电影在线观看电影| 欧美成人a在线| 国产精品资源在线看| 中文字幕欧美三区| 99国产精品99久久久久久| 亚洲激情五月婷婷| 欧美高清性hdvideosex| 久久se精品一区二区| 国产欧美日韩亚州综合| 色av成人天堂桃色av| 亚洲成人免费av| 精品国产免费一区二区三区四区| 国产精品一二三四| 亚洲免费资源在线播放| 欧美日韩国产影片| 国产成人精品在线看| 一区二区三区在线视频播放| 91麻豆精品91久久久久久清纯| 国产在线播放一区| 樱桃视频在线观看一区| 91精品欧美福利在线观看 | va亚洲va日韩不卡在线观看|