?? clock_my.asm.rpt
字號:
Assembler report for CLOCK_MY
Tue Jun 13 10:02:36 2006
Version 4.2 Build 157 12/07/2004 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Assembler Summary
3. Assembler Settings
4. Assembler Generated Files
5. Assembler Device Options: E:/altera/quartus42/my_vhdl/zhuangtai/CLOCK_MY.pof
6. Assembler Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+---------------------------------------------------------------+
; Assembler Summary ;
+-----------------------+---------------------------------------+
; Assembler Status ; Successful - Tue Jun 13 10:02:36 2006 ;
; Revision Name ; CLOCK_MY ;
; Top-level Entity Name ; CLOCK_MY ;
; Family ; MAX7000S ;
; Device ; EPM7128SLC84-15 ;
+-----------------------+---------------------------------------+
+------------------------------------------------------------------------------------------------------------------+
; Assembler Settings ;
+---------------------------------------------------------------------------------------+----------+---------------+
; Option ; Setting ; Default Value ;
+---------------------------------------------------------------------------------------+----------+---------------+
; Use smart compilation ; Normal ; Normal ;
; Generate Serial Vector Format File (.svf) for Target Device ; Off ; Off ;
; Generate In System Configuration File (.isc) for Target Device ; Off ; Off ;
; Generate a JEDEC STAPL Format File (.jam) for Target Device ; Off ; Off ;
; Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; Off ; Off ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; On ; On ;
; Generate Serial Vector Format File (.svf) For Configuration Device ; Off ; Off ;
; Generate In System Configuration File (.isc) For Configuration Device ; Off ; Off ;
; Generate a JEDEC STAPL Format File (.jam)For Configuration Device ; Off ; Off ;
; Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) For Configuration Device ; Off ; Off ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) For Configuration Device ; On ; On ;
; Generate Hexadecimal (Intel-format) Output File (.hexout) For Configuration Device ; Off ; Off ;
; Compression mode ; Off ; Off ;
; Clock source for configuration device ; Internal ; Internal ;
; Clock frequency of the configuration device ; 10 MHz ; 10 MHz ;
; Divide clock frequency by ; 1 ; 1 ;
; JTAG user code for target device ; Ffff ; Ffff ;
; Auto user code ; off ; off ;
; Security bit ; off ; off ;
; Configuration device auto user code ; off ; off ;
; Generate Tabular Text File (.ttf) For Target Device ; Off ; Off ;
; Generate Raw Binary File (.rbf) For Target Device ; Off ; Off ;
; Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device ; Off ; Off ;
; Hexadecimal Output File start address ; 0 ; 0 ;
; Hexadecimal Output File count direction ; Up ; Up ;
+---------------------------------------------------------------------------------------+----------+---------------+
+----------------------------------------------------+
; Assembler Generated Files ;
+----------------------------------------------------+
; File Name ;
+----------------------------------------------------+
; E:/altera/quartus42/my_vhdl/zhuangtai/CLOCK_MY.pof ;
+----------------------------------------------------+
+------------------------------------------------------------------------------+
; Assembler Device Options: E:/altera/quartus42/my_vhdl/zhuangtai/CLOCK_MY.pof ;
+----------------+-------------------------------------------------------------+
; Option ; Setting ;
+----------------+-------------------------------------------------------------+
; Device ; EPM7128SLC84-15 ;
; JTAG usercode ; 0x00000000 ;
; Checksum ; 0x001B5030 ;
+----------------+-------------------------------------------------------------+
+--------------------+
; Assembler Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Assembler
Info: Version 4.2 Build 157 12/07/2004 SJ Full Version
Info: Processing started: Tue Jun 13 10:02:36 2006
Info: Command: quartus_asm --import_settings_files=off --export_settings_files=off CLOCK_MY -c CLOCK_MY
Info: Quartus II Assembler was successful. 0 errors, 0 warnings
Info: Processing ended: Tue Jun 13 10:02:36 2006
Info: Elapsed time: 00:00:01
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -