亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? rom_form.vhd

?? Xilinx的培訓教程的源碼 virtex
?? VHD
字號:
ROM_form.vhd

Ken Chapman (Xilinx Ltd) July 2003

This is the VHDL template file for the KCPSM3 assembler.
It is used to configure a Spartan-3, Virtex-II or Virtex-IIPRO block RAM to act as 
a single port program ROM.

This VHDL file is not valid as input directly into a synthesis or simulation tool.
The assembler will read this template and insert the data required to complete the 
definition of program ROM and write it out to a new '.vhd' file associated with the 
name of the original '.psm' file being assembled.

This template can be modified to define alternative memory definitions such as dual port.
However, you are responsible for ensuring the template is correct as the assembler does 
not perform any checking of the VHDL.

The assembler identifies all text enclosed by {} characters, and replaces these
character strings. All templates should include these {} character strings for 
the assembler to work correctly. 

****************************************************************************************
	
This template defines a block RAM configured in 1024 x 18-bit single port mode and 
conneceted to act as a single port ROM.

****************************************************************************************

The next line is used to determine where the template actually starts and must exist.
{begin template}
--
-- Definition of a single port ROM for KCPSM3 program defined by {name}.psm
-- and assmbled using KCPSM3 assembler.
--
-- Standard IEEE libraries
--
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
--
-- The Unisim Library is used to define Xilinx primitives. It is also used during
-- simulation. The source can be viewed at %XILINX%\vhdl\src\unisims\unisim_VCOMP.vhd
--  
library unisim;
use unisim.vcomponents.all;
--
--
entity {name} is
    Port (      address : in std_logic_vector(9 downto 0);
            instruction : out std_logic_vector(17 downto 0);
                    clk : in std_logic);
    end {name};
--
architecture low_level_definition of {name} is
--
-- Attributes to define ROM contents during implementation synthesis. 
-- The information is repeated in the generic map for functional simulation
--
attribute INIT_00 : string; 
attribute INIT_01 : string; 
attribute INIT_02 : string; 
attribute INIT_03 : string; 
attribute INIT_04 : string; 
attribute INIT_05 : string; 
attribute INIT_06 : string; 
attribute INIT_07 : string; 
attribute INIT_08 : string; 
attribute INIT_09 : string; 
attribute INIT_0A : string; 
attribute INIT_0B : string; 
attribute INIT_0C : string; 
attribute INIT_0D : string; 
attribute INIT_0E : string; 
attribute INIT_0F : string; 
attribute INIT_10 : string; 
attribute INIT_11 : string; 
attribute INIT_12 : string; 
attribute INIT_13 : string; 
attribute INIT_14 : string; 
attribute INIT_15 : string; 
attribute INIT_16 : string; 
attribute INIT_17 : string; 
attribute INIT_18 : string; 
attribute INIT_19 : string; 
attribute INIT_1A : string; 
attribute INIT_1B : string; 
attribute INIT_1C : string; 
attribute INIT_1D : string; 
attribute INIT_1E : string; 
attribute INIT_1F : string; 
attribute INIT_20 : string; 
attribute INIT_21 : string; 
attribute INIT_22 : string; 
attribute INIT_23 : string; 
attribute INIT_24 : string; 
attribute INIT_25 : string; 
attribute INIT_26 : string; 
attribute INIT_27 : string; 
attribute INIT_28 : string; 
attribute INIT_29 : string; 
attribute INIT_2A : string; 
attribute INIT_2B : string; 
attribute INIT_2C : string; 
attribute INIT_2D : string; 
attribute INIT_2E : string; 
attribute INIT_2F : string; 
attribute INIT_30 : string; 
attribute INIT_31 : string; 
attribute INIT_32 : string; 
attribute INIT_33 : string; 
attribute INIT_34 : string; 
attribute INIT_35 : string; 
attribute INIT_36 : string; 
attribute INIT_37 : string; 
attribute INIT_38 : string; 
attribute INIT_39 : string; 
attribute INIT_3A : string; 
attribute INIT_3B : string; 
attribute INIT_3C : string; 
attribute INIT_3D : string; 
attribute INIT_3E : string; 
attribute INIT_3F : string; 
attribute INITP_00 : string;
attribute INITP_01 : string;
attribute INITP_02 : string;
attribute INITP_03 : string;
attribute INITP_04 : string;
attribute INITP_05 : string;
attribute INITP_06 : string;
attribute INITP_07 : string;
--
-- Attributes to define ROM contents during implementation synthesis.
--
attribute INIT_00 of ram_1024_x_18  : label is "{INIT_00}";
attribute INIT_01 of ram_1024_x_18  : label is "{INIT_01}";
attribute INIT_02 of ram_1024_x_18  : label is "{INIT_02}";
attribute INIT_03 of ram_1024_x_18  : label is "{INIT_03}";
attribute INIT_04 of ram_1024_x_18  : label is "{INIT_04}";
attribute INIT_05 of ram_1024_x_18  : label is "{INIT_05}";
attribute INIT_06 of ram_1024_x_18  : label is "{INIT_06}";
attribute INIT_07 of ram_1024_x_18  : label is "{INIT_07}";
attribute INIT_08 of ram_1024_x_18  : label is "{INIT_08}";
attribute INIT_09 of ram_1024_x_18  : label is "{INIT_09}";
attribute INIT_0A of ram_1024_x_18  : label is "{INIT_0A}";
attribute INIT_0B of ram_1024_x_18  : label is "{INIT_0B}";
attribute INIT_0C of ram_1024_x_18  : label is "{INIT_0C}";
attribute INIT_0D of ram_1024_x_18  : label is "{INIT_0D}";
attribute INIT_0E of ram_1024_x_18  : label is "{INIT_0E}";
attribute INIT_0F of ram_1024_x_18  : label is "{INIT_0F}";
attribute INIT_10 of ram_1024_x_18  : label is "{INIT_10}";
attribute INIT_11 of ram_1024_x_18  : label is "{INIT_11}";
attribute INIT_12 of ram_1024_x_18  : label is "{INIT_12}";
attribute INIT_13 of ram_1024_x_18  : label is "{INIT_13}";
attribute INIT_14 of ram_1024_x_18  : label is "{INIT_14}";
attribute INIT_15 of ram_1024_x_18  : label is "{INIT_15}";
attribute INIT_16 of ram_1024_x_18  : label is "{INIT_16}";
attribute INIT_17 of ram_1024_x_18  : label is "{INIT_17}";
attribute INIT_18 of ram_1024_x_18  : label is "{INIT_18}";
attribute INIT_19 of ram_1024_x_18  : label is "{INIT_19}";
attribute INIT_1A of ram_1024_x_18  : label is "{INIT_1A}";
attribute INIT_1B of ram_1024_x_18  : label is "{INIT_1B}";
attribute INIT_1C of ram_1024_x_18  : label is "{INIT_1C}";
attribute INIT_1D of ram_1024_x_18  : label is "{INIT_1D}";
attribute INIT_1E of ram_1024_x_18  : label is "{INIT_1E}";
attribute INIT_1F of ram_1024_x_18  : label is "{INIT_1F}";
attribute INIT_20 of ram_1024_x_18  : label is "{INIT_20}";
attribute INIT_21 of ram_1024_x_18  : label is "{INIT_21}";
attribute INIT_22 of ram_1024_x_18  : label is "{INIT_22}";
attribute INIT_23 of ram_1024_x_18  : label is "{INIT_23}";
attribute INIT_24 of ram_1024_x_18  : label is "{INIT_24}";
attribute INIT_25 of ram_1024_x_18  : label is "{INIT_25}";
attribute INIT_26 of ram_1024_x_18  : label is "{INIT_26}";
attribute INIT_27 of ram_1024_x_18  : label is "{INIT_27}";
attribute INIT_28 of ram_1024_x_18  : label is "{INIT_28}";
attribute INIT_29 of ram_1024_x_18  : label is "{INIT_29}";
attribute INIT_2A of ram_1024_x_18  : label is "{INIT_2A}";
attribute INIT_2B of ram_1024_x_18  : label is "{INIT_2B}";
attribute INIT_2C of ram_1024_x_18  : label is "{INIT_2C}";
attribute INIT_2D of ram_1024_x_18  : label is "{INIT_2D}";
attribute INIT_2E of ram_1024_x_18  : label is "{INIT_2E}";
attribute INIT_2F of ram_1024_x_18  : label is "{INIT_2F}";
attribute INIT_30 of ram_1024_x_18  : label is "{INIT_30}";
attribute INIT_31 of ram_1024_x_18  : label is "{INIT_31}";
attribute INIT_32 of ram_1024_x_18  : label is "{INIT_32}";
attribute INIT_33 of ram_1024_x_18  : label is "{INIT_33}";
attribute INIT_34 of ram_1024_x_18  : label is "{INIT_34}";
attribute INIT_35 of ram_1024_x_18  : label is "{INIT_35}";
attribute INIT_36 of ram_1024_x_18  : label is "{INIT_36}";
attribute INIT_37 of ram_1024_x_18  : label is "{INIT_37}";
attribute INIT_38 of ram_1024_x_18  : label is "{INIT_38}";
attribute INIT_39 of ram_1024_x_18  : label is "{INIT_39}";
attribute INIT_3A of ram_1024_x_18  : label is "{INIT_3A}";
attribute INIT_3B of ram_1024_x_18  : label is "{INIT_3B}";
attribute INIT_3C of ram_1024_x_18  : label is "{INIT_3C}";
attribute INIT_3D of ram_1024_x_18  : label is "{INIT_3D}";
attribute INIT_3E of ram_1024_x_18  : label is "{INIT_3E}";
attribute INIT_3F of ram_1024_x_18  : label is "{INIT_3F}";
attribute INITP_00 of ram_1024_x_18 : label is "{INITP_00}";
attribute INITP_01 of ram_1024_x_18 : label is "{INITP_01}";
attribute INITP_02 of ram_1024_x_18 : label is "{INITP_02}";
attribute INITP_03 of ram_1024_x_18 : label is "{INITP_03}";
attribute INITP_04 of ram_1024_x_18 : label is "{INITP_04}";
attribute INITP_05 of ram_1024_x_18 : label is "{INITP_05}";
attribute INITP_06 of ram_1024_x_18 : label is "{INITP_06}";
attribute INITP_07 of ram_1024_x_18 : label is "{INITP_07}";
--
begin
--
  --Instantiate the Xilinx primitive for a block RAM
  ram_1024_x_18: RAMB16_S18
  --synthesis translate_off
  --INIT values repeated to define contents for functional simulation
  generic map ( INIT_00 => X"{INIT_00}",
                INIT_01 => X"{INIT_01}",
                INIT_02 => X"{INIT_02}",
                INIT_03 => X"{INIT_03}",
                INIT_04 => X"{INIT_04}",
                INIT_05 => X"{INIT_05}",
                INIT_06 => X"{INIT_06}",
                INIT_07 => X"{INIT_07}",
                INIT_08 => X"{INIT_08}",
                INIT_09 => X"{INIT_09}",
                INIT_0A => X"{INIT_0A}",
                INIT_0B => X"{INIT_0B}",
                INIT_0C => X"{INIT_0C}",
                INIT_0D => X"{INIT_0D}",
                INIT_0E => X"{INIT_0E}",
                INIT_0F => X"{INIT_0F}",
                INIT_10 => X"{INIT_10}",
                INIT_11 => X"{INIT_11}",
                INIT_12 => X"{INIT_12}",
                INIT_13 => X"{INIT_13}",
                INIT_14 => X"{INIT_14}",
                INIT_15 => X"{INIT_15}",
                INIT_16 => X"{INIT_16}",
                INIT_17 => X"{INIT_17}",
                INIT_18 => X"{INIT_18}",
                INIT_19 => X"{INIT_19}",
                INIT_1A => X"{INIT_1A}",
                INIT_1B => X"{INIT_1B}",
                INIT_1C => X"{INIT_1C}",
                INIT_1D => X"{INIT_1D}",
                INIT_1E => X"{INIT_1E}",
                INIT_1F => X"{INIT_1F}",
                INIT_20 => X"{INIT_20}",
                INIT_21 => X"{INIT_21}",
                INIT_22 => X"{INIT_22}",
                INIT_23 => X"{INIT_23}",
                INIT_24 => X"{INIT_24}",
                INIT_25 => X"{INIT_25}",
                INIT_26 => X"{INIT_26}",
                INIT_27 => X"{INIT_27}",
                INIT_28 => X"{INIT_28}",
                INIT_29 => X"{INIT_29}",
                INIT_2A => X"{INIT_2A}",
                INIT_2B => X"{INIT_2B}",
                INIT_2C => X"{INIT_2C}",
                INIT_2D => X"{INIT_2D}",
                INIT_2E => X"{INIT_2E}",
                INIT_2F => X"{INIT_2F}",
                INIT_30 => X"{INIT_30}",
                INIT_31 => X"{INIT_31}",
                INIT_32 => X"{INIT_32}",
                INIT_33 => X"{INIT_33}",
                INIT_34 => X"{INIT_34}",
                INIT_35 => X"{INIT_35}",
                INIT_36 => X"{INIT_36}",
                INIT_37 => X"{INIT_37}",
                INIT_38 => X"{INIT_38}",
                INIT_39 => X"{INIT_39}",
                INIT_3A => X"{INIT_3A}",
                INIT_3B => X"{INIT_3B}",
                INIT_3C => X"{INIT_3C}",
                INIT_3D => X"{INIT_3D}",
                INIT_3E => X"{INIT_3E}",
                INIT_3F => X"{INIT_3F}",    
               INITP_00 => X"{INITP_00}",
               INITP_01 => X"{INITP_01}",
               INITP_02 => X"{INITP_02}",
               INITP_03 => X"{INITP_03}",
               INITP_04 => X"{INITP_04}",
               INITP_05 => X"{INITP_05}",
               INITP_06 => X"{INITP_06}",
               INITP_07 => X"{INITP_07}")
  --synthesis translate_on
  port map(    DI => "0000000000000000",
              DIP => "00",
               EN => '1',
               WE => '0',
              SSR => '0',
              CLK => clk,
             ADDR => address,
               DO => instruction(15 downto 0),
              DOP => instruction(17 downto 16)); 
--
end low_level_definition;
--
------------------------------------------------------------------------------------
--
-- END OF FILE {name}.vhd
--
------------------------------------------------------------------------------------

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品亚洲乱码伦伦中文| 欧美三级乱人伦电影| 精品美女被调教视频大全网站| 日韩成人午夜精品| 欧美成人乱码一区二区三区| 国产美女视频91| 国产精品九色蝌蚪自拍| 在线日韩一区二区| 日韩精品久久理论片| xf在线a精品一区二区视频网站| 国产精品18久久久久久久网站| 中文字幕精品综合| 欧美午夜视频网站| 精品一区二区三区在线播放 | 国产无人区一区二区三区| 国产麻豆精品久久一二三| 国产精品免费看片| 7777精品久久久大香线蕉| 国产麻豆欧美日韩一区| 亚洲欧美另类在线| 精品久久久久久久久久久久包黑料| 成人性生交大片免费看视频在线 | 日韩电影网1区2区| 国产片一区二区| 成人免费av网站| 亚洲一区二区三区不卡国产欧美| 欧美一区二区三区精品| 国产成a人亚洲精品| 亚洲高清免费观看高清完整版在线观看 | 94-欧美-setu| 另类的小说在线视频另类成人小视频在线| 国产女人aaa级久久久级 | 91福利在线导航| 国产综合久久久久久久久久久久| 亚洲欧洲国产专区| 日韩视频一区二区在线观看| 91网上在线视频| 国产毛片一区二区| 日本网站在线观看一区二区三区| 国产精品免费视频网站| 精品国产伦一区二区三区观看体验| 91美女片黄在线观看91美女| 国内外成人在线视频| 亚洲综合图片区| 国产精品色在线观看| 日韩欧美高清一区| 欧美日韩国产片| 色老头久久综合| 成人动漫中文字幕| 国产精品123| 国产一区二区三区综合| 视频一区二区三区在线| 亚洲综合激情另类小说区| 国产精品毛片无遮挡高清| 2021国产精品久久精品| 欧美一级午夜免费电影| 欧美日韩国产首页| 欧美亚洲综合色| 色诱视频网站一区| 91麻豆成人久久精品二区三区| 成人夜色视频网站在线观看| 国产一区二区三区电影在线观看 | 国产精品一区二区在线播放 | 国产精品丝袜久久久久久app| 日韩丝袜美女视频| 欧美一区二区视频观看视频| 欧美日韩另类国产亚洲欧美一级| 91官网在线观看| 91国产免费看| 欧美午夜电影在线播放| 精品视频资源站| 欧美久久高跟鞋激| 在线播放一区二区三区| 欧美日韩午夜在线视频| 欧美日韩国产在线观看| 欧美日韩国产一级二级| 777色狠狠一区二区三区| 欧美狂野另类xxxxoooo| 7777精品久久久大香线蕉| 欧美一区二区三区在线观看| 日韩精品综合一本久道在线视频| 日韩限制级电影在线观看| 日韩欧美一级二级三级| 欧美成人三级电影在线| 久久久久久久久久久久久久久99 | 久久久亚洲国产美女国产盗摄 | 欧美日韩不卡一区二区| 日韩女优电影在线观看| 精品动漫一区二区三区在线观看| 久久久电影一区二区三区| 国产亚洲一本大道中文在线| 国产精品欧美一区二区三区| 亚洲精品免费在线观看| 天天综合色天天综合| 国内成+人亚洲+欧美+综合在线| 国产成人免费在线视频| 91极品美女在线| 56国语精品自产拍在线观看| 久久亚洲春色中文字幕久久久| 欧美国产成人在线| 亚洲一区二区三区四区在线免费观看| 亚洲bt欧美bt精品777| 麻豆精品国产传媒mv男同| 成人高清av在线| 欧美日韩国产色站一区二区三区| 精品国产欧美一区二区| 一区二区三区在线免费视频| 青青草成人在线观看| k8久久久一区二区三区| 在线电影国产精品| 国产精品久久久久aaaa樱花 | 中文字幕一区二区三区视频| 一区二区三区中文在线| 久久成人免费日本黄色| 99久久婷婷国产| 91麻豆精品国产91久久久久久| 久久久久久亚洲综合影院红桃| 亚洲精品少妇30p| 国内成人免费视频| 欧美日韩在线免费视频| 欧美韩日一区二区三区| 日韩中文字幕区一区有砖一区| 国产成人精品亚洲777人妖| 欧美性生交片4| 国产亚洲视频系列| 日韩精品欧美精品| 一本一本久久a久久精品综合麻豆| 日韩视频免费观看高清完整版在线观看 | 亚洲一区二区三区在线看 | fc2成人免费人成在线观看播放| 欧美精品成人一区二区三区四区| 国产欧美日韩亚州综合| 麻豆精品一区二区综合av| 在线一区二区三区四区| 欧美国产亚洲另类动漫| 捆绑调教美女网站视频一区| 色婷婷精品大在线视频| 欧美激情一区二区三区在线| 久久不见久久见免费视频1| 欧美欧美午夜aⅴ在线观看| 日韩伦理av电影| 国产很黄免费观看久久| 精品国产91久久久久久久妲己| 日韩黄色免费电影| 欧美伊人久久大香线蕉综合69| 国产精品不卡一区二区三区| 国产成人一区在线| 精品国产自在久精品国产| 日韩国产一区二| 欧美疯狂做受xxxx富婆| 亚洲国产欧美在线| 欧美综合亚洲图片综合区| 中文字幕中文乱码欧美一区二区 | 欧美精品自拍偷拍| 一区二区三区日韩欧美精品| 99久久精品国产观看| 中文字幕中文在线不卡住| av在线不卡观看免费观看| 国产精品免费av| 国产成人免费在线观看不卡| 国产午夜亚洲精品午夜鲁丝片 | 成人午夜av在线| 国产视频在线观看一区二区三区| 久草中文综合在线| www成人在线观看| 国产成人高清在线| 国产精品女同互慰在线看| 成人免费福利片| 亚洲欧美日韩中文字幕一区二区三区| 成人a区在线观看| 综合欧美一区二区三区| 色狠狠av一区二区三区| 亚洲一区二区精品3399| 欧美日韩国产乱码电影| 午夜一区二区三区在线观看| 欧美乱熟臀69xxxxxx| 麻豆国产91在线播放| 久久免费视频色| 成年人国产精品| 亚洲午夜一区二区三区| 欧美一区在线视频| 国精品**一区二区三区在线蜜桃| 日本一区二区视频在线| 91小视频在线| 视频一区欧美日韩| 久久久久久毛片| 色综合久久中文字幕| 日韩电影免费在线看| 久久久美女毛片| 91丨国产丨九色丨pron| 秋霞午夜鲁丝一区二区老狼| 久久久91精品国产一区二区精品| 成人aaaa免费全部观看| 亚洲福利视频一区二区| 欧美mv和日韩mv的网站| 99久久免费国产| 秋霞成人午夜伦在线观看| 久久久久久综合| 欧美日韩在线播| 国产91精品一区二区麻豆网站|