亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? bit_synchronous.rpt

?? 用一片CPLD實(shí)現(xiàn)數(shù)字鎖相環(huán),用VHDL或V語(yǔ)言.
?? RPT
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):
Project Information    d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 02/15/2007 14:33:14

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


BIT_SYNCHRONOUS


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

bit_synchronous
      EPM3064ALC44-4       5        2        0      44      4           68 %

User Pins:                 5        2        0  



Project Information    d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Flipflop ':40' stuck at GND
Warning: Flipflop ':42' stuck at GND
Warning: Flipflop ':45' stuck at GND


Project Information    d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt

** FILE HIERARCHY **



|lpm_add_sub:315|
|lpm_add_sub:315|addcore:adder|
|lpm_add_sub:315|addcore:adder|addcore:adder0|
|lpm_add_sub:315|altshift:result_ext_latency_ffs|
|lpm_add_sub:315|altshift:carry_ext_latency_ffs|
|lpm_add_sub:315|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:636|
|lpm_add_sub:636|addcore:adder|
|lpm_add_sub:636|addcore:adder|addcore:adder1|
|lpm_add_sub:636|addcore:adder|addcore:adder0|
|lpm_add_sub:636|altshift:result_ext_latency_ffs|
|lpm_add_sub:636|altshift:carry_ext_latency_ffs|
|lpm_add_sub:636|altshift:oflow_ext_latency_ffs|


Device-Specific Information:d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt
bit_synchronous

***** Logic for device 'bit_synchronous' compiled without errors.




Device: EPM3064ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

                 R  R                    R  R  
                 E  E                    E  E  
                 S  S  V                 S  S  
              c  E  E  C                 E  E  
              l  R  R  C                 R  R  
              o  V  V  I  G  G  G  G  G  V  V  
              c  E  E  N  N  N  N  N  N  E  E  
              k  D  D  T  D  D  D  D  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
code_sel |  8                                38 | #TDO 
en_clock |  9                                37 | RESERVED 
     GND | 10                                36 | GND 
    fast | 11                                35 | VCCIO 
      fb | 12         EPM3064ALC44-4         34 | code256 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  b  R  R  R  R  
              E  E  E  E  N  C  i  E  E  E  E  
              S  S  S  S  D  C  t  S  S  S  S  
              E  E  E  E     I  _  E  E  E  E  
              R  R  R  R     N  s  R  R  R  R  
              V  V  V  V     T  y  V  V  V  V  
              E  E  E  E        n  E  E  E  E  
              D  D  D  D        c  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt
bit_synchronous

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   6/ 8( 75%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32    13/16( 81%)   1/ 7( 14%)   0/16(  0%)  21/36( 58%) 
C:    LC33 - LC48    16/16(100%)   2/ 8( 25%)   6/16( 37%)  23/36( 63%) 
D:    LC49 - LC64    15/16( 93%)   2/ 7( 28%)   1/16(  6%)  16/36( 44%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            11/30     ( 36%)
Total logic cells used:                         44/64     ( 68%)
Total shareable expanders used:                  4/64     (  6%)
Total Turbo logic cells used:                   44/64     ( 68%)
Total shareable expanders not available (n/a):   3/64     (  4%)
Average fan-in:                                  8.04
Total fan-in:                                   354

Total input pins required:                       5
Total output pins required:                      2
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     44
Total flipflops required:                       32
Total product terms required:                  126
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           4

Synthesized logic cells:                         0/  64   (  0%)



Device-Specific Information:d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt
bit_synchronous

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   6   (11)  (A)      INPUT               0      0   0    0    0    0    8  clock
   8    (5)  (A)      INPUT               0      0   0    0    0    1    2  code_sel
   9    (4)  (A)      INPUT               0      0   0    0    0    0   12  en_clock
  11    (3)  (A)      INPUT               0      0   0    0    0    0    2  fast
  12    (1)  (A)      INPUT               0      0   0    0    0    0    4  fb


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt
bit_synchronous

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  24     33    C         FF      t        0      0   0    0   12    0    0  bit_sync
  34     51    D     OUTPUT      t        0      0   0    1    2    0    0  code256


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt
bit_synchronous

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   -     54    D       SOFT      t        0      0   0    0    4    0    1  |LPM_ADD_SUB:315|addcore:adder|addcore:adder0|result_node3
 (37)    53    D       SOFT      t        0      0   0    0    5    0    1  |LPM_ADD_SUB:315|addcore:adder|addcore:adder0|result_node4
   -     29    B       SOFT      t        0      0   0    0    3    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder0|result_node2
   -     28    B       SOFT      t        0      0   0    0    4    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder0|result_node3
   -     24    B       SOFT      t        0      0   0    0    5    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder0|result_node4
   -     23    B       SOFT      t        0      0   0    0    6    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder0|result_node5
   -     22    B       SOFT      t        0      0   0    0    7    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder0|result_node6
   -     39    C       SOFT      t        0      0   0    0    8    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder0|result_node7
   -     43    C       SOFT      t        1      0   0    0    9    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder1|result_node0
   -     45    C       SOFT      t        0      0   0    0   10    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder1|result_node1
 (31)    46    C       SOFT      t        0      0   0    0   11    0    1  |LPM_ADD_SUB:636|addcore:adder|addcore:adder1|result_node2
   -     63    D       DFFE      t        0      0   0    2    3    0    2  m2 (:10)
   -     60    D       DFFE      t        0      0   0    2    1    0    2  m1 (:11)
 (38)    56    D       DFFE      t        0      0   0    2    1    1    3  m0 (:12)
   -     55    D       TFFE      t        0      0   0    2    0    1    2  fangbo (:13)
   -     52    D       DFFE      t        0      0   0    2    6    0    5  count254 (:18)
 (40)    62    D       DFFE      t        0      0   0    2    6    0    6  count253 (:19)
   -     61    D       TFFE      t        0      0   0    2    2    0    6  count252 (:20)
   -     59    D       TFFE      t        0      0   0    2    1    0    7  count251 (:21)
   -     58    D       TFFE      t        0      0   0    2    5    0    8  count250 (:22)
 (39)    57    D       DFFE      t        0      0   0    2    5    1   11  clk_480KHz (:23)
   -     50    D       DFFE      t        0      0   0    3    2    0    1  q (:24)
 (33)    49    D       DFFE      t        1      0   1    3    3    0    8  bit_pulse (:25)
 (27)    37    C       DFFE      t        0      0   0    0   14    1   16  count187510 (:26)
 (18)    21    B       DFFE      t        0      0   0    0   14    1   17  count18759 (:27)
 (19)    20    B       DFFE      t        0      0   0    0   14    1   18  count18758 (:28)
 (26)    36    C       DFFE      t        0      0   0    0   13    1   19  count18757 (:29)
   -     34    C       DFFE      t        0      0   0    0   14    1   20  count18756 (:30)
   -     47    C       DFFE      t        0      0   0    0   13    1   21  count18755 (:31)
   -     18    B       DFFE      t        0      0   0    0   14    1   22  count18754 (:32)
 (21)    17    B       DFFE      t        0      0   0    0   14    1   23  count18753 (:33)
   -     38    C       DFFE      t        0      0   0    0   13    1   24  count18752 (:34)
 (28)    40    C       TFFE      t        0      0   0    0   13    1   24  count18751 (:35)
 (29)    41    C       TFFE      t        0      0   0    0   13    1   24  count18750 (:36)
 (16)    25    B       DFFE      t        0      0   0    0    1    0    1  preset187510 (:37)
   -     26    B       DFFE      t        0      0   0    0    1    0    1  preset18759 (:38)
 (20)    19    B       DFFE      t        0      0   0    0    1    0    1  preset18758 (:39)
   -     27    B       DFFE      t        0      0   0    0    1    0    1  preset18756 (:41)
   -     42    C       DFFE      t        3      0   1    1   12    0    1  preset18754 (:43)
   -     44    C       DFFE      t        0      0   0    1   12    0    1  preset18753 (:44)
 (32)    48    C       DFFE      t        2      0   1    0   12    0    1  preset18751 (:46)
 (25)    35    C       DFFE      t        0      0   0    0   12    0    1  preset18750 (:47)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:d:\so2006\cpld-pro\quartus6\pll1218\bit_synchronous.rpt
bit_synchronous

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                   Logic cells placed in LAB 'B'
        +------------------------- LC29 |LPM_ADD_SUB:636|addcore:adder|addcore:adder0|result_node2

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91福利资源站| 在线观看日韩av先锋影音电影院| 亚洲精品日韩综合观看成人91| 久久亚洲一级片| 日韩天堂在线观看| 欧美一区二区啪啪| 日韩一区二区视频| 日韩一区二区免费在线电影 | 3d动漫精品啪啪1区2区免费| 在线观看网站黄不卡| 91麻豆精品在线观看| 99久久精品久久久久久清纯| 色综合天天性综合| 91丨porny丨中文| 日本二三区不卡| 欧美日韩在线免费视频| 欧美视频一区二区三区在线观看| 91久久精品一区二区三| 色欧美片视频在线观看在线视频| 在线精品视频一区二区三四| 欧美色区777第一页| 6080国产精品一区二区| 精品女同一区二区| 国产日韩欧美精品综合| 一区二区在线免费观看| 午夜久久久久久久久久一区二区| 久久精品国产**网站演员| 久久99久久久欧美国产| 99久久久精品| 日韩一卡二卡三卡| 国产欧美一二三区| 亚洲一区二区美女| 国产精品123| 日本精品免费观看高清观看| 欧美成人三级电影在线| 欧美—级在线免费片| 亚洲午夜一区二区三区| 国产综合色产在线精品| 色婷婷精品久久二区二区蜜臀av| 制服丝袜中文字幕一区| 最近日韩中文字幕| 狠狠狠色丁香婷婷综合久久五月| 成人精品免费视频| 日韩手机在线导航| 亚洲卡通欧美制服中文| 国产精品一区二区三区99| 欧美中文字幕亚洲一区二区va在线| 91精品国产综合久久婷婷香蕉| 国产精品麻豆一区二区| 久久爱另类一区二区小说| 91热门视频在线观看| 精品奇米国产一区二区三区| 一区二区欧美视频| 91视频在线看| 久久亚洲精精品中文字幕早川悠里 | 午夜在线成人av| 成a人片亚洲日本久久| 日韩欧美美女一区二区三区| 最新高清无码专区| 国产99久久久国产精品免费看| 欧美高清一级片在线| 亚洲精品成a人| 成人白浆超碰人人人人| 精品99一区二区三区| 日本不卡一区二区| 欧美日韩精品一区二区三区蜜桃 | 亚洲欧美一区二区三区国产精品| 国内成人精品2018免费看| 欧美三级日韩三级国产三级| 亚洲欧洲日韩在线| 成人黄页毛片网站| 欧美韩国日本一区| 国产一区二区三区高清播放| 日韩情涩欧美日韩视频| 日韩福利电影在线| 欧美电影免费观看高清完整版在线| 亚洲专区一二三| 欧美三级午夜理伦三级中视频| 亚洲视频一区二区在线| 91同城在线观看| 综合电影一区二区三区| 波多野结衣的一区二区三区| 国产精品国产精品国产专区不蜜| aaa国产一区| 亚洲精品视频在线| 在线欧美一区二区| 丝袜诱惑亚洲看片| 91精品国产入口| 精品一区二区三区免费| 久久精品视频免费观看| fc2成人免费人成在线观看播放| 欧美国产丝袜视频| 一本色道久久加勒比精品| 一区二区三区中文在线观看| 欧美视频在线观看一区| 麻豆精品蜜桃视频网站| 国产日韩精品视频一区| 91在线国内视频| 午夜视黄欧洲亚洲| 久久综合丝袜日本网| av电影天堂一区二区在线观看| 一区二区在线观看免费 | 久久久午夜精品理论片中文字幕| 国产成人免费在线视频| 综合久久久久久久| 欧美色视频一区| 国产精品综合二区| 亚洲天堂免费看| 欧美精品v日韩精品v韩国精品v| 麻豆精品国产91久久久久久| 中文字幕免费观看一区| 欧美伊人久久大香线蕉综合69| 美女脱光内衣内裤视频久久影院| 国产三级一区二区三区| 色丁香久综合在线久综合在线观看| 天天色综合成人网| 日本一区二区三区dvd视频在线| 色综合久久综合| 精东粉嫩av免费一区二区三区| 国产精品福利在线播放| 91麻豆精品国产| 色妹子一区二区| 激情五月播播久久久精品| 亚洲综合在线第一页| 久久久久国产免费免费| 欧美日韩国产一级| 一本大道久久a久久精二百 | 亚洲欧美另类久久久精品2019 | 狠狠狠色丁香婷婷综合久久五月| 一区二区三区欧美日| 国产区在线观看成人精品| 欧美色倩网站大全免费| 91丨九色丨黑人外教| 国内久久婷婷综合| 美美哒免费高清在线观看视频一区二区 | 久久成人av少妇免费| 一区二区三区欧美| 欧美激情在线免费观看| 欧美一级一区二区| 91搞黄在线观看| 99这里都是精品| 成人黄色国产精品网站大全在线免费观看 | 国产.欧美.日韩| 另类综合日韩欧美亚洲| 亚洲国产你懂的| 亚洲精品成人在线| 亚洲综合激情另类小说区| 中文字幕制服丝袜一区二区三区 | 国产精品剧情在线亚洲| 精品国产sm最大网站| 日韩欧美电影一区| 日韩欧美电影一区| 精品电影一区二区| 久久久久久9999| 中文字幕巨乱亚洲| 国产精品久久一级| 亚洲欧美自拍偷拍| 亚洲女子a中天字幕| 亚洲另类一区二区| 午夜电影一区二区三区| 日日摸夜夜添夜夜添亚洲女人| 午夜欧美在线一二页| 日本免费新一区视频| 久久激情五月婷婷| 国产在线精品一区二区三区不卡 | 91丨porny丨中文| 欧美日韩一区二区三区四区| 欧美狂野另类xxxxoooo| 日韩一区二区三区三四区视频在线观看 | 色成年激情久久综合| 欧美图片一区二区三区| 制服丝袜激情欧洲亚洲| 久久亚洲二区三区| 日本一区二区三级电影在线观看| 日韩一区二区三区四区五区六区| 精品三级在线看| 日本一区二区三区久久久久久久久不| 欧美国产成人精品| 一区二区三区中文字幕在线观看| 亚洲一二三区不卡| 精品一区二区三区在线播放视频| 国内外成人在线| 日本韩国欧美一区| www成人在线观看| 一区在线播放视频| 日韩高清一区二区| 国产成人在线视频免费播放| 91免费看片在线观看| 欧美日韩国产高清一区二区三区| 精品久久久久99| 亚洲视频 欧洲视频| 男女性色大片免费观看一区二区 | 波多野结衣视频一区| 欧美性生活影院| 日韩免费电影网站| 亚洲激情自拍偷拍| 国产一区福利在线| 欧美综合天天夜夜久久| 精品久久国产老人久久综合| 亚洲欧洲另类国产综合|