亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_tx_tb.vhd

?? 利用VHDL語言開發一個UART的源代碼
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_tx_tb.vhd
--  Title:             uart_tx_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top transmitter testing
--                     There are 4 tests in different combinations:
--                     Test 1 : 5-bit data, even parity, 1 stop
--                     Test 2 : 5-bit data, even parity, 1.5 stop
--                     Test 3 : 5-bit data, odd parity, 1 stop
--                     Test 4 : 5-bit data, odd parity, 1.5 stop
--                     Test 5 : 5-bit data, stick even parity, 1 stop
--                     Test 6 : 5-bit data, stick even parity, 1.5 stop
--                     Test 7 : 5-bit data, stick odd parity, 1 stop
--                     Test 8 : 5-bit data, stick odd parity, 1.5 stop
--                     Test 9 : 5-bit data, no parity, 1 stop
--                     Test 10 : 5-bit data, no parity, 1.5 stop
--                     Test 11 : 6-bit data, even parity, 1 stop
--                     Test 12 : 6-bit data, even parity, 2 stop
--                     Test 13 : 6-bit data, odd parity, 1 stop
--                     Test 14 : 6-bit data, odd parity, 2 stop
--                     Test 15 : 6-bit data, stick even parity, 1 stop
--                     Test 16 : 6-bit data, stick even parity, 2 stop
--                     Test 17 : 6-bit data, stick odd parity, 1 stop
--                     Test 18 : 6-bit data, stick odd parity, 2 stop
--                     Test 19 : 6-bit data, no parity, 1 stop
--                     Test 20 : 6-bit data, no parity, 2 stop
--                     Test 21 : 7-bit data, even parity, 1 stop
--                     Test 22 : 7-bit data, even parity, 2 stop
--                     Test 23 : 7-bit data, odd parity, 1 stop
--                     Test 24 : 7-bit data, odd parity, 2 stop
--                     Test 25 : 7-bit data, stick even parity, 1 stop
--                     Test 26 : 7-bit data, stick even parity, 2 stop
--                     Test 27 : 7-bit data, stick odd parity, 1 stop
--                     Test 28 : 7-bit data, stick odd parity, 2 stop
--                     Test 29 : 7-bit data, no parity, 1 stop
--                     Test 30 : 7-bit data, no parity, 2 stop
--                     Test 31 : 8-bit data, even parity, 1 stop
--                     Test 32 : 8-bit data, even parity, 2 stop
--                     Test 33 : 8-bit data, odd parity, 1 stop
--                     Test 34 : 8-bit data, odd parity, 2 stop
--                     Test 35 : 8-bit data, stick even parity, 1 stop
--                     Test 36 : 8-bit data, stick even parity, 2 stop
--                     Test 37 : 8-bit data, stick odd parity, 1 stop
--                     Test 38 : 8-bit data, stick odd parity, 2 stop
--                     Test 39 : 8-bit data, no parity, 1 stop
--                     Test 40 : 8-bit data, no parity, 2 stop
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| J.H.              :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;

entity uart_tx_tb is
end uart_tx_tb;

architecture behavior of uart_tx_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sout_chk (
    numDataBits        : integer range 5 to 8;
    Txdata             : in std_logic_vector(7 downto 0);
    ParityBit          : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    constant cycleTime : in time;
    signal SOUT        : in std_logic) is
    variable i : integer;
  begin
    -- Wait for Start Bit
    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for cycleTime/32;
        exit when SOUT = '0';
        i := i + 1;
      else
        assert (false) report"Start bit Generation Failed"
        severity failure;
      end if;
    end loop;
    -- Start Bit checking
    for i in 1 to 15 loop
      wait for cycleTime/16;
      assert SOUT = '0'
        report "Start bit too short"
        severity failure;
    end loop;
    -- Data Bits checking
    for dataBit in 0 to numDataBits-1 loop
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = TxData(databit)
          report "Transmitted Data bits incorrect"
          severity failure;
      end loop;
    end loop;
    -- Parity Bit checking
    if (parityBitExist) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = ParityBit
          report "Transmitted Parity bit incorrect"
          severity failure;
      end loop;
    end if;
    -- Stop Bit checking
    if (stopBitLength = 1.0) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 1.5) then
      for i in 0 to 23 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1.5 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 2.0) then
      for i in 0 to 31 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 2 Stop bit incorrect"
          severity failure;
      end loop;
    else
      assert (false)
        report "Incorrect Stop bit length specified"
        severity failure;
    end if;
  end sout_chk;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal TestID           : integer := 0;

  signal PCLK   : std_logic := '0';

begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);

-- PLL Clock Generator (for simulation purpose)
  PCLK <= not PCLK after (CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SOUT Checking for UART Transmitter Functions Tests
-----------------------------------------------------------------------
  Sout_Chk_Proc: process
  begin

    wait for (10*CLK_PERIOD);
    
    -- Test 1 ----------------------------------------------------
    --   5-bit data, even parity, 1 stop
    sout_chk(5, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 2 ----------------------------------------------------
    --   5-bit data, even parity, 1.5 stop
    sout_chk(5, "01010101", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, True, CLK_PERIOD*16, SOUT);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产欧美日韩另类综合 | 国产麻豆日韩欧美久久| 精品午夜久久福利影院| 色88888久久久久久影院野外| 欧美精品三级在线观看| 一区视频在线播放| 精品一区二区三区视频| 欧美日韩国产综合视频在线观看| 国产欧美久久久精品影院| 天天av天天翘天天综合网色鬼国产| 国产盗摄精品一区二区三区在线 | 91麻豆高清视频| 精品国产免费人成在线观看| 亚洲一区二区三区中文字幕在线| 国产成人av电影在线播放| 欧美一区二区三区在线看| 一区二区在线观看视频在线观看| 丰满亚洲少妇av| 日韩精品一区国产麻豆| 亚洲成人激情av| 欧美视频一区二区三区| 亚洲欧美电影院| 成年人国产精品| 欧美激情综合五月色丁香| 狠狠色丁香久久婷婷综合丁香| 欧美性色综合网| 亚洲一区二区三区四区的| 99热精品国产| 亚洲婷婷综合久久一本伊一区| 国产精品一区二区三区网站| 久久久久久久久久久黄色| 精品一区二区三区视频在线观看| 日韩一卡二卡三卡四卡| 久久精品国产亚洲aⅴ| 91麻豆精品91久久久久久清纯| 亚洲成人激情社区| 91麻豆精品国产91久久久使用方法 | 成人免费视频一区| 精品久久久久av影院| 蜜桃精品视频在线观看| 精品美女在线播放| 国产麻豆欧美日韩一区| 国产精品青草综合久久久久99| 国产成人午夜99999| 久久久久久久久久久黄色| 成人一区二区三区视频| 中文字幕一区二区在线播放| 91在线国产福利| 亚洲国产三级在线| 91精品国产综合久久久久 | 亚洲精品日日夜夜| 色婷婷激情久久| 天天亚洲美女在线视频| 欧美tk丨vk视频| 国产99久久久国产精品| 亚洲欧美日韩久久| 91麻豆精品国产91| 国产伦精品一区二区三区视频青涩 | 国产精品对白交换视频| 91麻豆精东视频| 日韩国产欧美视频| 久久久久亚洲蜜桃| 91丨porny丨国产入口| 日本中文一区二区三区| 国产女主播一区| 欧美在线视频全部完| 久久99最新地址| 亚洲欧美日韩中文播放| 日韩免费成人网| 91丨九色丨蝌蚪丨老版| 奇米一区二区三区| 中文字幕一区二区三区四区| 在线电影一区二区三区| 懂色av一区二区三区免费看| 亚洲国产美女搞黄色| 久久久99精品免费观看| 欧美亚洲自拍偷拍| 成人免费视频免费观看| 水蜜桃久久夜色精品一区的特点| 欧美极品美女视频| 欧美另类高清zo欧美| 成人精品鲁一区一区二区| 视频在线观看国产精品| 亚洲免费毛片网站| 久久蜜臀精品av| 91精品国产综合久久精品图片| av一区二区三区在线| 九一久久久久久| 亚洲h动漫在线| 亚洲精品视频观看| 国产精品嫩草影院com| 精品国产一二三区| 欧美日韩免费不卡视频一区二区三区| 成人av电影在线观看| 精品一区二区三区影院在线午夜| 午夜激情久久久| 一区二区三区小说| 国产精品水嫩水嫩| 久久五月婷婷丁香社区| 欧美一级高清大全免费观看| 色综合天天狠狠| a级高清视频欧美日韩| 国产一区二区三区蝌蚪| 久草精品在线观看| 精品一区二区国语对白| 免费看日韩精品| 日韩**一区毛片| 视频一区中文字幕国产| 亚洲福利一区二区三区| 亚洲一级二级在线| 亚洲一区二区三区四区在线观看 | 国产日本亚洲高清| 久久亚洲精精品中文字幕早川悠里| 欧美精品xxxxbbbb| 欧美精品一卡两卡| 91精选在线观看| 日韩欧美专区在线| 精品久久人人做人人爰| 久久女同互慰一区二区三区| 久久久精品免费网站| 国产三级久久久| 国产精品三级视频| 成人欧美一区二区三区黑人麻豆| 国产精品丝袜黑色高跟| 亚洲视频一区二区在线| 亚洲精品中文在线| 一个色妞综合视频在线观看| 亚洲图片有声小说| 日韩电影在线观看一区| 久久99热99| 风流少妇一区二区| 色噜噜偷拍精品综合在线| 91激情五月电影| 欧美欧美午夜aⅴ在线观看| 欧美一区二区三区人| 欧美精品一区二区不卡| 国产精品久久久久影院亚瑟| 亚洲精品国产无天堂网2021| 丝袜美腿亚洲一区二区图片| 狠狠狠色丁香婷婷综合激情| 丁香婷婷综合色啪| 在线观看视频一区二区| 日韩欧美在线网站| 欧美激情综合网| 亚洲风情在线资源站| 国产一区二区三区电影在线观看 | 一区二区三区美女| 蜜臀va亚洲va欧美va天堂| 懂色一区二区三区免费观看| 色婷婷久久久久swag精品| 日韩一卡二卡三卡| 亚洲欧美自拍偷拍| 免费观看日韩电影| 不卡的av网站| 日韩三级在线观看| 亚洲精品菠萝久久久久久久| 欧美aaaaa成人免费观看视频| 国产成人av影院| 91精品国产综合久久小美女| 国产欧美精品国产国产专区| 视频一区视频二区中文| 成人激情文学综合网| 91精品在线观看入口| 国产精品免费aⅴ片在线观看| 日韩福利电影在线观看| 91在线视频播放地址| 精品久久久久久久久久久久包黑料 | 国产女主播一区| 美女视频一区二区| 在线免费一区三区| 中文av字幕一区| 极品美女销魂一区二区三区| 欧美性xxxxx极品少妇| 国产精品免费aⅴ片在线观看| 精品一区二区影视| 91在线视频18| 国产色综合一区| 麻豆国产一区二区| 欧美情侣在线播放| 亚洲国产视频一区二区| 91网站最新网址| 国产欧美一二三区| 国产一区二区免费看| 日韩视频永久免费| 午夜精品久久久久久不卡8050 | 精品一区二区三区免费观看| 欧美乱妇15p| 亚洲成人一区在线| 欧美日韩免费高清一区色橹橹| 日韩一区中文字幕| 91亚洲精品久久久蜜桃网站| 日本一区二区三区国色天香| 激情综合五月天| 精品蜜桃在线看| 激情成人午夜视频| 精品久久久久一区| 精品一区二区三区在线视频| 欧美成人aa大片| 精品一区二区免费视频| 久久一区二区三区国产精品|