亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_top.vhd

?? 利用VHDL語言開發一個UART的源代碼
?? VHD
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              UART_top.vhd
--  Title:             UART_top
--  Design Library:    IEEE
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.std_logic_unsigned.all
--  Description:       TOP VHDL file for the UART design
--
--    <Global reset and clock>
--      MR     : Master reset
--      MCLK   : Master clock
--
--    <Processor interface>
--      A      : Address bus
--      DIN    : Data bus input
--      DOUT   : Data but output
--      ADSn   : Address strobe
--      CS     : Chip Select
--      RDn    : Read
--      WRn    : Write
--      DDIS   : Driver disable
--      INTR   : Interrupt
--
--    <Receiver interface>
--      SIN    : Receiver serial input
--      RxRDYn : Receiver ready, low active when RBR data is available
--
--    <Transmitter interface>
--      SOUT   : Transmitter serial output
--      TxRDYn : Transmitter ready, low active when THR is empty
--
--    <Modem interface>
--      DCDn   : Data Carrier Detect
--      CTSn   : Clear To Send
--      DSRn   : Data Set Ready
--      RIn    : Ring Indicator
--      DTRn   : Data Terminal Ready
--      RTSn   : Request To Send
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| D.W. & J.H.       :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_Unsigned.all;

entity Uart_top is
  port (
    -- Global reset and clock
    MR     : in  std_logic; -- Master reset
    MCLK   : in  std_logic; -- Master clock

    -- Processor interface
    A      : in  std_logic_vector(2 downto 0); -- Address bus
    DIN    : in  std_logic_vector(7 downto 0); -- Data bus input
    DOUT   : out std_logic_vector(7 downto 0); -- Data but output
    ADSn   : in  std_logic; -- Address strobe
    CS     : in  std_logic; -- Chip Select
    RDn    : in  std_logic; -- Read
    WRn    : in  std_logic; -- Write
    DDIS   : out std_logic; -- Driver disable
    INTR   : out std_logic; -- Interrupt

    -- Receiver interface
    SIN    : in  std_logic; -- Receiver serial input
    RxRDYn : out std_logic; -- Receiver ready

    -- Transmitter interface
    SOUT   : out std_logic; -- Transmitter serial output
    TxRDYn : out std_logic; -- Transmitter ready

    -- Modem interface
    DCDn   : in  std_logic; -- Data Carrier Detect
    CTSn   : in  std_logic; -- Clear To Send
    DSRn   : in  std_logic; -- Data Set Ready
    RIn    : in  std_logic; -- Ring Indicator
    DTRn   : out std_logic; -- Data Terminal Ready
    RTSn   : out std_logic  -- Request To Send
  );
end Uart_top;

architecture Uart_top_a of Uart_top is
  component Intface
    port (
      -- Global reset and clock
      Reset       : in  std_logic; -- Master reset
      Clk16X      : in  std_logic; -- Master clock
      -- Processor interface
      A           : in  std_logic_vector(2 downto 0); -- Address bus
      DIN         : in  std_logic_vector(7 downto 0); -- Data bus input
      DOUT        : out std_logic_vector(7 downto 0); -- Data but output
      ADSn        : in  std_logic; -- Address strobe
      CS          : in  std_logic; -- Chip Select
      RDn         : in  std_logic; -- Read
      WRn         : in  std_logic; -- Write
      DDIS        : out std_logic; -- Driver disable
      INTR        : out std_logic; -- Interrupt
      -- Registers
      RBR         : in  std_logic_vector(7 downto 0); -- Receiver Buffer Reg
      THR         : out std_logic_vector(7 downto 0); -- Transmitter Holding Reg
      MSR         : in  std_logic_vector(7 downto 0); -- Modem Status Reg
      MCR         : out std_logic_vector(1 downto 0); -- Modem Control Reg
      -- Rising edge of registers read/write strobes
      RbrRDn_re   : out   std_logic; -- pulse indicating rising of RbrRDn_r
      ThrWRn_re   : out   std_logic; -- pulse indicating rising of ThrWRn_r
      LsrRDn_re   : inout std_logic; -- pulse indicating rising of LsrRDn_r
      MsrRDn_re   : inout std_logic; -- pulse indicating rising of MsrRDn_r
      -- Receiver/Transmitter control
      Databits    : out std_logic_vector(1 downto 0);
      Stopbits    : out std_logic_vector(1 downto 0);
      ParityEnable: out std_logic;
      ParityEven  : out std_logic;
      ParityStick : out std_logic;
      TxBreak     : out std_logic;
      -- Receiver/Transmitter status
      RxRDY       : in  std_logic;
      OverrunErr  : in  std_logic;
      ParityErr   : in  std_logic;
      FrameErr    : in  std_logic;
      BreakInt    : in  std_logic;
      THRE        : in  std_logic;
      TEMT        : in  std_logic
    );
  end component;

  component Modem
    port (
      -- Global reset and clock
      Reset      : in  std_logic; -- Master reset
      Clk16X     : in  std_logic; -- Master clock
      -- Registers
      MCR        : in std_logic_vector(1 downto 0);  -- Modem Control Reg
      MSR        : out std_logic_vector(7 downto 0); -- Modem Status Reg
      -- Rising Edge of MSR Read Strobe
      MsrRDn_re  : in std_logic;  -- pulse indicating rising of MsrRDn_r
      -- Modem interface
      DCDn       : in std_logic;  -- Data Carrier Detect
      CTSn       : in std_logic;  -- Clear To Send
      DSRn       : in std_logic;  -- Data Set Ready
      RIn        : in std_logic;  -- Ring Indicator
      DTRn       : out std_logic; -- Data Terminal Ready
      RTSn       : out std_logic  -- Request To Send
    );
  end component;

  component Rxcver
    port (
      -- Global reset and clock
      Reset       : in  std_logic; -- Master reset
      Clk16X      : in  std_logic; -- Master clock
      -- Register RBR
      RBR         : out std_logic_vector(7 downto 0); -- Receiver Buffer Reg
      -- Rising edge of RBR, LSR read strobes
      RbrRDn_re   : in  std_logic; -- pulse indicating rising of RbrRDn_r
      LsrRDn_re   : in  std_logic; -- pulse indicating rising of LsrRDn_r
      -- Receiver input
      SIN         : in  std_logic;
      -- Receiver control
      Databits    : in  std_logic_vector(1 downto 0); -- Data bits length
      ParityEnable: in  std_logic; -- 0= Parity Disabled; 1= Parity Enabled
      ParityEven  : in  std_logic; -- 0= Odd Parity; 1= Even Parity
      ParityStick : in  std_logic; -- 0= Stick Disabled; 1= Stick Enabled
      -- Receiver status
      RxRDY       : out std_logic; -- Receiver data ready to read
      OverrunErr  : out std_logic; -- Receiver overrun error flag
      ParityErr   : out std_logic; -- Receiver parity error flag
      FrameErr    : out std_logic; -- Receiver framing error flag
      BreakInt    : out std_logic  -- Receiver BREAK interrupt flag
    );
  end component;

  component Txmitt
    port (
      -- Global reset and clock
      Reset       : in  std_logic; -- Master reset
      Clk16X      : in  std_logic; -- Master clock
      -- Register THR
      THR         : in  std_logic_vector(7 downto 0); -- Transmitter Holding Reg
      -- Rising edge of THR write strobe
      ThrWRn_re   : in  std_logic; -- pulse indicating rising of ThrWRn_r
      -- Transmitter output
      SOUT        : out std_logic;
      -- Transmitter control
      DataBits    : in  std_logic_vector(1 downto 0);
      StopBits    : in  std_logic_vector(1 downto 0);
      ParityEnable: in  std_logic;
      ParityEven  : in  std_logic;
      ParityStick : in  std_logic;
      TxBreak     : in  std_logic;
      -- Transmitter status
      THRE        : out std_logic;
      TEMT        : out std_logic
    );
  end component;

  signal RBR         : std_logic_vector(7 downto 0);
  signal THR         : std_logic_vector(7 downto 0);
  signal MSR         : std_logic_vector(7 downto 0);
  signal MCR         : std_logic_vector(1 downto 0);

  signal DataBits    : std_logic_vector(1 downto 0);
  signal StopBits    : std_logic_vector(1 downto 0);
  signal ParityEnable: std_logic;
  signal ParityEven  : std_logic;
  signal ParityStick : std_logic;
  signal TxBreak     : std_logic;

  signal ThrWRn_re   : std_logic;
  signal RbrRDn_re   : std_logic;
  signal LsrRDn_re   : std_logic;
  signal MsrRDn_re   : std_logic;

  signal RxRDY       : std_logic;
  signal ParityErr   : std_logic;
  signal FrameErr    : std_logic;
  signal OverrunErr  : std_logic;
  signal BreakInt    : std_logic;

  signal THRE        : std_logic;
  signal TEMT        : std_logic;

begin

  U1: Intface port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Processor interface
    A            => A,
    DIN          => DIN,
    DOUT         => DOUT,
    ADSn         => ADSn,
    CS           => CS,
    RDn          => RDn,
    WRn          => WRn,
    DDIS         => DDIS,
    INTR         => INTR,
    -- Registers
    RBR          => RBR,
    THR          => THR,
    MSR          => MSR,
    MCR          => MCR,
    -- Rising edge of registers read/write strobes
    RbrRDn_re    => RbrRDn_re,
    ThrWRn_re    => ThrWRn_re,
    LsrRDn_re    => LsrRDn_re,
    MsrRDn_re    => MsrRDn_re,
    -- Receiver/Transmitter control
    DataBits     => DataBits,
    StopBits     => StopBits,
    ParityEnable => ParityEnable,
    ParityEven   => ParityEven,
    ParityStick  => ParityStick,
    TxBreak      => TxBreak,
    -- Receiver/Transmitter status
    RxRDY        => RxRDY,
    OverrunErr   => OverrunErr,
    ParityErr    => ParityErr,
    FrameErr     => FrameErr,
    BreakInt     => BreakInt,
    THRE         => THRE,
    TEMT         => TEMT
  );

  U2: Modem port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Registers
    MSR          => MSR,
    MCR          => MCR,
    -- Rising Edge of MSR Read Strobe
    MsrRDn_re    => MsrRDn_re,
    -- Modem interface
    DCDn         => DCDn,
    CTSn         => CTSn,
    DSRn         => DSRn,
    RIn          => RIn,
    DTRn         => DTRn,
    RTSn         => RTSn
  );

  U3: Rxcver port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Register RBR
    RBR          => RBR,
    -- Rising edge of RBR, LSR read strobes
    RbrRDn_re    => RbrRDn_re,
    LsrRDn_re    => LsrRDn_re,
    -- Receiver input
    SIN          => SIN,
    -- Receiver control
    Databits     => Databits,
    ParityEnable => ParityEnable,
    ParityEven   => ParityEven,
    ParityStick  => ParityStick,
    -- Receiver status
    RxRDY        => RxRDY,
    OverrunErr   => OverrunErr,
    ParityErr    => ParityErr,
    FrameErr     => FrameErr,
    BreakInt     => BreakInt
  );

  U4: Txmitt port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Register THR
    THR          => THR,
    -- Rising edge of THR write strobe
    ThrWRn_re    => ThrWRn_re,
    -- Transmitter control
    DataBits     => DataBits,
    StopBits     => StopBits,
    ParityEnable => ParityEnable,
    ParityEven   => ParityEven,
    ParityStick  => ParityStick,
    TxBreak      => TxBreak,
    -- Transmitter output
    SOUT         => SOUT,
    -- Transmitter status
    THRE         => THRE,
    TEMT         => TEMT
  );

  -- TxRDYn, RxRDYn is low active output
  TxRDYn <= not THRE;
  RxRDYn <= not RxRDY;

end UART_top_a;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
本田岬高潮一区二区三区| 久久综合国产精品| 不卡在线观看av| 成人av资源在线| kk眼镜猥琐国模调教系列一区二区| 国产大片一区二区| 国产1区2区3区精品美女| 粉嫩欧美一区二区三区高清影视| 久久不见久久见免费视频1 | 成人一区二区三区视频在线观看| 麻豆91精品91久久久的内涵| 九九精品一区二区| 成人av在线看| 在线看不卡av| 欧美一区二区在线播放| 精品国产免费视频| 国产精品毛片久久久久久久| 自拍偷拍国产亚洲| 亚洲综合图片区| 日韩黄色片在线观看| 久久99国产乱子伦精品免费| 9人人澡人人爽人人精品| 一本久久a久久免费精品不卡| 日本精品裸体写真集在线观看| 欧美日韩亚洲综合| 精品国产污污免费网站入口 | 中文字幕一区二区不卡| 亚洲永久精品国产| 精品午夜久久福利影院| av资源站一区| 日韩女优视频免费观看| 国产网红主播福利一区二区| 亚洲制服欧美中文字幕中文字幕| 美女一区二区视频| 99久久精品免费| 日韩三级视频在线观看| 综合久久久久久| 激情偷乱视频一区二区三区| 色婷婷综合久久久久中文| 精品国产sm最大网站| 亚洲综合偷拍欧美一区色| 国产成人免费xxxxxxxx| 欧美嫩在线观看| 中文字幕亚洲视频| 久国产精品韩国三级视频| 色视频成人在线观看免| 精品成人佐山爱一区二区| 亚洲资源在线观看| 本田岬高潮一区二区三区| 精品人在线二区三区| 亚洲综合色噜噜狠狠| 成人福利在线看| 精品国产乱码久久久久久夜甘婷婷| 一区二区三区丝袜| 99久久免费国产| 久久奇米777| 久久成人综合网| 91精品免费观看| 亚洲国产精品天堂| 一本到一区二区三区| 国产精品三级电影| 风间由美一区二区av101| 精品国产成人在线影院| 奇米在线7777在线精品 | 日韩精品最新网址| 五月综合激情网| 欧美日韩免费一区二区三区| 亚洲人成伊人成综合网小说| 精品一区二区三区免费视频| 成人性生交大片免费看在线播放| 日韩一区二区三区在线| 日韩不卡免费视频| 欧美日韩国产成人在线91 | 欧美日韩一区在线| 一区二区三区在线观看国产| 97se亚洲国产综合自在线观| 亚洲欧洲制服丝袜| 一本大道综合伊人精品热热| 亚洲天堂精品视频| 色婷婷av一区二区三区gif| 亚洲同性gay激情无套| 色老汉av一区二区三区| 亚洲一区二区五区| 6080国产精品一区二区| 久久精品国产免费看久久精品| 日韩视频一区二区三区| 日韩在线播放一区二区| 欧美成人性福生活免费看| 国产综合久久久久久久久久久久| 国产亚洲美州欧州综合国| 成人精品免费视频| 亚洲最新在线观看| 91精品国产综合久久久久久漫画| 久久99精品一区二区三区| 久久久久国产精品免费免费搜索| 成人性生交大片免费看视频在线| 1区2区3区精品视频| 欧美福利电影网| 韩国v欧美v日本v亚洲v| 亚洲视频一区在线观看| 欧美日韩www| 成人免费毛片app| 亚洲国产va精品久久久不卡综合| 日韩精品最新网址| 91免费观看视频| 老司机精品视频一区二区三区| 国产欧美日韩麻豆91| 欧美日韩在线三区| 国产一区二区视频在线| 一区二区三区四区五区视频在线观看| 欧美精品视频www在线观看| 国产成人在线视频网站| 亚洲成人av免费| 国产精品丝袜黑色高跟| 91精品国产综合久久蜜臀| 成人av片在线观看| 乱一区二区av| 一区二区视频免费在线观看| 欧美大片一区二区| 91国产成人在线| 国产乱码精品一区二区三区av| 亚洲图片欧美综合| 国产精品美女久久久久久久久 | 欧美韩日一区二区三区四区| 欧美高清激情brazzers| 91无套直看片红桃| 国产真实精品久久二三区| 亚洲成人av免费| 亚洲精品一二三| 中文成人综合网| 久久久久国产精品麻豆ai换脸| 欧美日韩精品电影| 色欧美片视频在线观看| 成人午夜激情视频| 国产真实乱对白精彩久久| 日韩国产在线观看一区| 亚洲综合成人在线| 伊人夜夜躁av伊人久久| 国产精品久久久久久福利一牛影视| 精品精品国产高清a毛片牛牛| 欧美日本国产视频| 欧美日韩一区二区在线观看视频| 91亚洲精品久久久蜜桃| av福利精品导航| caoporn国产一区二区| 粉嫩一区二区三区性色av| 国产乱对白刺激视频不卡| 国内久久婷婷综合| 精品亚洲成a人| 激情综合色丁香一区二区| 麻豆精品精品国产自在97香蕉| 日韩在线一二三区| 轻轻草成人在线| 日本91福利区| 激情综合网av| 国产很黄免费观看久久| 国产91露脸合集magnet| 岛国一区二区三区| 91亚洲精品一区二区乱码| 99精品久久只有精品| 一本久久a久久免费精品不卡| 91久久免费观看| 欧美精品国产精品| 日韩三级在线免费观看| 久久综合狠狠综合久久激情 | 亚洲午夜精品一区二区三区他趣| 亚洲一区二区三区四区五区黄 | 国产午夜精品在线观看| 国产精品素人视频| 亚洲一区二区在线播放相泽| 日韩二区三区四区| 国产综合一区二区| 91美女蜜桃在线| 在线播放中文一区| 久久久久国产精品麻豆| 亚洲欧洲在线观看av| 午夜影院在线观看欧美| 久久精品99久久久| caoporn国产精品| 91精品午夜视频| 日本一区二区免费在线| 亚洲一二三区视频在线观看| 蜜臀av一区二区三区| 国产91精品精华液一区二区三区| 色诱视频网站一区| 精品国产一区二区三区av性色| 18成人在线观看| 久久精品av麻豆的观看方式| 91麻豆swag| 久久久久久一二三区| 亚洲一区视频在线| 国产suv一区二区三区88区| 欧洲人成人精品| 中文字幕乱码亚洲精品一区| 性久久久久久久久久久久 | 亚洲亚洲人成综合网络| 国产大片一区二区| 7777女厕盗摄久久久| 亚洲桃色在线一区| 国产美女精品人人做人人爽|