亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_int_tb.vhd

?? 利用VHDL語言開發一個UART的源代碼
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_int_tb.vhd
--  Title:             uart_int_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top Prioritized Interrupt testing
--                     ==========================================================
--                     ======    Prioritized Interrupt Control Functions    =====
--                     ==========================================================
--                     Priority  Interrupt Type  Interrupt Source   Reset Control
--                      Level
--                     ==========================================================
--                     Highest   Receiver Line   Overrun Error      Reading LSR
--                                Status         Parity Error
--                                               Framing Error
--                                               BreakInt Error
--                     ----------------------------------------------------------
--                     Second    Receiver Data   Receiver Data      Reading RBR
--                               Available       Available
--                     ----------------------------------------------------------
--                     Third     Transmitter     Transmitter        Reading IIR
--                               Hold Register   Hold Register      or
--                               Empty           Empty              Writing THR
--                     ----------------------------------------------------------
--                     Lowest    Modem Status    Clear to Send      Reading MSR
--                                               Data Set Ready
--                                               Ring Indicator
--                                               Data Carrier Detect
--                     ==========================================================
--                     There are 6 tests in the following combinations:
--                     Test 1 : Level 1 interrupt test
--                     Test 2 : Level 2 interrupt test
--                     Test 3 : Level 3 interrupt test
--                     Test 4 : Level 4 interrupt test
--                     Test 5 : Mixed level 1,2 interrupt test
--                     Test 6 : Mixed 1evel 1,2,3 interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| D.W. & J.H.       :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity uart_int_tb is
end uart_int_tb;

architecture behavior of uart_int_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0';  -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;
  signal EOT              : boolean   := false;
  signal intLevel         : integer   := 0;
  
begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
    EOT <= False,
           True after 50 ns;
           
    -- Test 1 ----------------------------------------------------
    --   Level 1 interrupt test
    --   Receiver Line Status Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 2 ----------------------------------------------------
    --   Level 2 interrupt test
    --   Receiver Data Available Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010011",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 3 ----------------------------------------------------
    --   Level 3 interrupt test
    --   Transmitter Holding Register Empty Interrupt test

    --   (Do nothing here for this test)

    -- Test 4 ----------------------------------------------------
    --   Level 4 interrupt test
    --   MODEM Status Interrupt test

    --   (Do nothing here for this test)

    -- Test 5 ----------------------------------------------------
    --   Mixed level 1,2 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 6 ----------------------------------------------------
    --   Mixed level 1,2,3 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- end of tests ----------------------------------------------
    wait;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人高清视频免费观看| 色一情一乱一乱一91av| 色天天综合色天天久久| 97精品电影院| 国产毛片精品视频| 中文字幕一区二区日韩精品绯色| 色综合久久综合网97色综合| 91小视频免费看| 精品亚洲成a人在线观看| 一区二区三区精品在线| 国产日韩一级二级三级| 欧美xxxx在线观看| 欧美三级电影精品| 色综合天天综合网天天狠天天| 看片的网站亚洲| 麻豆一区二区三| 美腿丝袜亚洲色图| 在线一区二区视频| 成人美女视频在线观看18| 国产一区二区精品久久99| 在线观看免费一区| 欧美三级日韩在线| 日韩理论在线观看| 91.麻豆视频| 91小宝寻花一区二区三区| 久久精品视频在线看| 欧美剧情片在线观看| 欧美在线制服丝袜| 亚洲午夜久久久久中文字幕久| 日本一区二区三区在线观看| 久久精品国产网站| 一本一道综合狠狠老| 国产午夜精品一区二区| 视频在线观看一区| 麻豆国产91在线播放| 欧美成人video| 国产激情视频一区二区三区欧美| 欧美日韩精品一区二区三区四区| 色综合激情五月| 有码一区二区三区| 国产精品99久久久久久有的能看| 美腿丝袜亚洲一区| 欧美mv和日韩mv的网站| 国产成人午夜片在线观看高清观看| 欧美片网站yy| 国内精品国产三级国产a久久| 91一区在线观看| 麻豆成人免费电影| 国产日韩欧美高清在线| 欧美三级电影在线观看| 日韩精品亚洲专区| 国产亚洲一二三区| 色综合欧美在线| 开心九九激情九九欧美日韩精美视频电影 | 欧美大片一区二区三区| 亚洲欧洲韩国日本视频| 在线国产电影不卡| 国产原创一区二区| 婷婷开心久久网| 欧美日本一区二区| 欧美无人高清视频在线观看| 国产精品免费av| 国产成+人+日韩+欧美+亚洲| 久久久99久久精品欧美| 日产精品久久久久久久性色| 欧美日韩在线免费视频| 国产传媒久久文化传媒| 久久se这里有精品| 午夜精品免费在线| 亚洲乱码一区二区三区在线观看| 久久久影院官网| 日韩欧美激情四射| 日韩你懂的在线观看| 欧美成人一区二区三区| 7878成人国产在线观看| 日韩精品在线一区二区| 欧美一区二区三区视频免费| 精品一区二区三区在线观看| 麻豆精品久久久| 麻豆91免费观看| 国产乱对白刺激视频不卡| 国产一区二区三区香蕉| 久久99这里只有精品| 九九**精品视频免费播放| 精品一区二区成人精品| 国产一区二区三区日韩| 成人精品gif动图一区| 欧美怡红院视频| 日韩午夜电影在线观看| 国产精品99久久久久久久女警| 99精品久久免费看蜜臀剧情介绍| 97久久超碰精品国产| 91精品国产综合久久精品性色| 在线不卡a资源高清| 久久视频一区二区| 精品国产一区a| 99久久99精品久久久久久| 一本到不卡免费一区二区| 色综合中文字幕国产| 91精品国产免费| 日韩av中文在线观看| 国产成人在线视频播放| 91福利区一区二区三区| 久久久久久久久久看片| 亚洲一区二区三区小说| 国产亚洲人成网站| 图片区小说区国产精品视频| 国产激情一区二区三区四区| 制服丝袜亚洲播放| 国产精品进线69影院| 亚洲男人电影天堂| 日本一区二区三区久久久久久久久不 | 国产精品情趣视频| 亚洲不卡av一区二区三区| 精品理论电影在线| 丝袜美腿亚洲一区| 欧美精品乱人伦久久久久久| 136国产福利精品导航| 国产激情偷乱视频一区二区三区| 7777精品伊人久久久大香线蕉经典版下载 | 久久伊人中文字幕| 免费久久99精品国产| 日韩av网站在线观看| 99国产精品国产精品毛片| 国产精品国产三级国产普通话三级| 日韩精品一区第一页| 3d动漫精品啪啪1区2区免费 | 在线观看亚洲成人| 天天综合日日夜夜精品| 欧美军同video69gay| 婷婷成人综合网| 亚洲精品在线观| 97久久久精品综合88久久| 亚洲一区二区三区在线播放| 精品久久久久久久久久久久包黑料| 蜜臀av性久久久久蜜臀aⅴ四虎| 久久久久久黄色| 欧美无乱码久久久免费午夜一区| 日本视频一区二区三区| 一区二区在线电影| 色婷婷av一区二区三区gif | 久久精品亚洲一区二区三区浴池| 欧美日韩中文字幕一区| 国产经典欧美精品| 午夜激情一区二区| 中文字幕av一区二区三区高| 一区二区高清免费观看影视大全 | 亚洲人成网站精品片在线观看| 欧美日韩高清不卡| thepron国产精品| 久久久久久久国产精品影院| 欧美亚一区二区| 在线免费观看一区| 色综合网色综合| 成人av影院在线| 国内成人精品2018免费看| 午夜欧美视频在线观看| 亚洲欧美日韩国产一区二区三区 | 精品国产乱码久久久久久免费 | 国产精品久久久久久亚洲毛片| 国产精品污网站| 亚洲欧洲日韩在线| 欧美精品一区二区三区蜜桃视频| 欧美撒尿777hd撒尿| 色综合久久天天| av成人免费在线观看| 国产aⅴ综合色| 福利91精品一区二区三区| 国产成人av一区二区三区在线观看| 亚洲柠檬福利资源导航| 国产精品精品国产色婷婷| 中文字幕制服丝袜成人av| 国产三级精品视频| 国产精品欧美久久久久无广告 | 日本乱码高清不卡字幕| 成人黄色av网站在线| 成人美女在线视频| 99精品视频在线观看免费| 成人av综合在线| 色av成人天堂桃色av| 91成人免费在线| 欧美一区二区三区成人| 久久精品视频网| 亚洲精品视频在线观看免费 | 在线观看成人小视频| 在线不卡一区二区| 国产亚洲成年网址在线观看| 尤物在线观看一区| 精品亚洲成av人在线观看| 一本到不卡免费一区二区| 欧美日韩一区精品| 日韩美女视频一区二区在线观看| 国产精品理论片在线观看| 午夜精品久久久久久久久| 国产精品69毛片高清亚洲| 欧美日韩一级二级| 国产精品丝袜一区| 久久99久久久欧美国产| 91国产免费观看| 国产精品久久久久毛片软件|