亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_int_tb.vhd

?? 利用VHDL語言開發一個UART的源代碼
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_int_tb.vhd
--  Title:             uart_int_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top Prioritized Interrupt testing
--                     ==========================================================
--                     ======    Prioritized Interrupt Control Functions    =====
--                     ==========================================================
--                     Priority  Interrupt Type  Interrupt Source   Reset Control
--                      Level
--                     ==========================================================
--                     Highest   Receiver Line   Overrun Error      Reading LSR
--                                Status         Parity Error
--                                               Framing Error
--                                               BreakInt Error
--                     ----------------------------------------------------------
--                     Second    Receiver Data   Receiver Data      Reading RBR
--                               Available       Available
--                     ----------------------------------------------------------
--                     Third     Transmitter     Transmitter        Reading IIR
--                               Hold Register   Hold Register      or
--                               Empty           Empty              Writing THR
--                     ----------------------------------------------------------
--                     Lowest    Modem Status    Clear to Send      Reading MSR
--                                               Data Set Ready
--                                               Ring Indicator
--                                               Data Carrier Detect
--                     ==========================================================
--                     There are 6 tests in the following combinations:
--                     Test 1 : Level 1 interrupt test
--                     Test 2 : Level 2 interrupt test
--                     Test 3 : Level 3 interrupt test
--                     Test 4 : Level 4 interrupt test
--                     Test 5 : Mixed level 1,2 interrupt test
--                     Test 6 : Mixed 1evel 1,2,3 interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| D.W. & J.H.       :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity uart_int_tb is
end uart_int_tb;

architecture behavior of uart_int_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0';  -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;
  signal EOT              : boolean   := false;
  signal intLevel         : integer   := 0;
  
begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
    EOT <= False,
           True after 50 ns;
           
    -- Test 1 ----------------------------------------------------
    --   Level 1 interrupt test
    --   Receiver Line Status Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 2 ----------------------------------------------------
    --   Level 2 interrupt test
    --   Receiver Data Available Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010011",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 3 ----------------------------------------------------
    --   Level 3 interrupt test
    --   Transmitter Holding Register Empty Interrupt test

    --   (Do nothing here for this test)

    -- Test 4 ----------------------------------------------------
    --   Level 4 interrupt test
    --   MODEM Status Interrupt test

    --   (Do nothing here for this test)

    -- Test 5 ----------------------------------------------------
    --   Mixed level 1,2 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 6 ----------------------------------------------------
    --   Mixed level 1,2,3 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- end of tests ----------------------------------------------
    wait;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲色图视频免费播放| 国产日韩欧美高清| 91激情五月电影| 成人免费看视频| 国产不卡视频一区二区三区| 国产精品伊人色| 精品一区二区精品| 国产麻豆精品theporn| 狠狠色丁香九九婷婷综合五月| 老色鬼精品视频在线观看播放| 免费观看成人鲁鲁鲁鲁鲁视频| 另类专区欧美蜜桃臀第一页| 另类成人小视频在线| 国模套图日韩精品一区二区 | 国产精品家庭影院| 中文字幕亚洲一区二区va在线| 亚洲视频图片小说| 亚洲不卡一区二区三区| 视频在线观看91| 韩日av一区二区| 福利一区在线观看| 日本电影亚洲天堂一区| 欧美日韩成人综合在线一区二区| 欧美一级在线免费| 久久久精品综合| 一区二区三区在线观看欧美| 天天综合色天天综合| 美国十次综合导航| 97精品国产97久久久久久久久久久久| 91麻豆国产自产在线观看| 欧美日韩亚洲国产综合| 精品久久久久av影院| 亚洲日本电影在线| 久久99精品国产.久久久久 | 国产精品久久网站| 五月婷婷激情综合| av亚洲精华国产精华| 91精品国产综合久久久久久久久久| 久久久久久久久久久99999| 自拍偷拍欧美精品| 美国精品在线观看| 欧美三级三级三级| 中文字幕日本乱码精品影院| 首页国产欧美久久| 91视频精品在这里| 久久久久久夜精品精品免费| 一区二区三区四区在线播放| 精油按摩中文字幕久久| 91九色最新地址| 久久精品亚洲精品国产欧美kt∨ | 8v天堂国产在线一区二区| 国产三级久久久| 久久99最新地址| 欧美性感一类影片在线播放| 国产色一区二区| 国产一区二三区好的| 欧美精品777| 亚洲精品久久久久久国产精华液| 国产精品一区二区在线播放| 欧美精品一二三| 一区二区三区不卡视频| 99久久精品国产观看| 中文字幕国产一区| 国产综合色在线| 日韩一二三区视频| 天天av天天翘天天综合网色鬼国产 | ●精品国产综合乱码久久久久| 麻豆成人久久精品二区三区红| 欧美日韩精品二区第二页| 亚洲一区二区三区中文字幕 | 午夜电影久久久| 欧美主播一区二区三区| 一区二区三区中文字幕在线观看| 岛国精品在线播放| 国产精品午夜在线观看| 国产激情一区二区三区| 久久九九影视网| 懂色av中文字幕一区二区三区| 欧美电影免费观看高清完整版在| 蜜桃精品视频在线观看| 欧美一二三区在线| 国内久久精品视频| 久久久午夜电影| 国产精品1区二区.| 国产精品久久久久精k8| eeuss影院一区二区三区| 中文字幕 久热精品 视频在线| 成人免费福利片| 亚洲丝袜美腿综合| 欧美影视一区在线| 午夜久久久久久久久| 欧美精品免费视频| 九色综合狠狠综合久久| 久久久精品国产免费观看同学| 国产精品一区二区三区99| 国产精品视频一二三区| 在线一区二区三区四区五区 | 国产精品久久久久三级| 91福利资源站| 麻豆中文一区二区| 国产精品久久久久aaaa樱花| 色屁屁一区二区| 婷婷国产在线综合| 国产欧美精品一区aⅴ影院 | 麻豆精品新av中文字幕| 久久综合av免费| 色婷婷久久久久swag精品| 午夜精品福利在线| 久久精品欧美一区二区三区不卡| 91网上在线视频| 美女视频网站黄色亚洲| 中文字幕在线观看一区| 欧美一区二区不卡视频| 不卡视频在线观看| 日本欧洲一区二区| ...中文天堂在线一区| 欧美精品乱码久久久久久| 高清不卡一区二区| 日韩精品视频网站| 自拍偷拍亚洲激情| 久久精品亚洲麻豆av一区二区| 精品视频1区2区| kk眼镜猥琐国模调教系列一区二区| 天天综合网天天综合色| 亚洲欧美综合色| 国产人妖乱国产精品人妖| 欧美日韩成人一区| 色综合久久中文综合久久牛| 九九视频精品免费| 午夜精品久久久久久久| 亚洲婷婷综合久久一本伊一区| 日韩你懂的在线观看| 欧美日韩一区视频| 91丨九色丨蝌蚪丨老版| 国产精品66部| 久99久精品视频免费观看| 日韩激情一二三区| 亚洲图片欧美色图| 亚洲制服丝袜在线| 亚洲欧美另类图片小说| 久久精品视频在线免费观看| 欧美一区二区精品在线| 欧美中文字幕一二三区视频| av不卡一区二区三区| 国产麻豆成人精品| 国产成人在线视频网址| 国产一区日韩二区欧美三区| 日韩av电影天堂| 日本欧美一区二区| 国产亚洲人成网站| 国产欧美综合在线观看第十页| 日韩精品中文字幕在线不卡尤物| 欧美人伦禁忌dvd放荡欲情| 欧美中文字幕一二三区视频| 在线免费视频一区二区| 94-欧美-setu| 色8久久精品久久久久久蜜| 91麻豆swag| 在线视频一区二区三| 色婷婷精品大在线视频| 欧美亚洲图片小说| 欧美日韩亚洲综合一区二区三区| 精品视频在线免费看| 91精品国产一区二区| 日韩免费高清电影| 久久综合资源网| 中文一区二区完整视频在线观看| 欧美极品美女视频| 一区二区在线观看av| 亚洲一区二区精品久久av| 天天爽夜夜爽夜夜爽精品视频| 青青草精品视频| 国产老妇另类xxxxx| 成人国产精品免费观看动漫| 99re成人精品视频| 欧美日韩在线一区二区| 久久综合一区二区| 亚洲精品自拍动漫在线| 五月激情丁香一区二区三区| 精品夜夜嗨av一区二区三区| 丁香婷婷综合激情五月色| 91黄色免费看| 精品国产污污免费网站入口 | 欧美不卡一二三| 国产日韩影视精品| 亚瑟在线精品视频| 国产98色在线|日韩| 欧美体内she精高潮| 久久久国产精品不卡| 亚洲一区二区三区四区中文字幕| 蜜乳av一区二区| jizz一区二区| 日韩欧美国产综合| 亚洲激情第一区| 国模娜娜一区二区三区| 欧美日韩午夜精品| 日韩理论片网站| 激情综合色综合久久| 欧美色视频在线| 亚洲色图视频网|