亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_rxerr_tb.vhd

?? 利用VHDL語言開發一個UART的源代碼
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_rxErr_tb.vhd
--  Title:             uart_rxErr_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top receiver error flags testing
--                     There are 7 tests in the following combinations:
--                     Test 1 : 8-bit data, Overrun Error test
--                     Test 2 : 8-bit data, Parity Error test, even parity
--                     Test 3 : 8-bit data, Parity Error test, odd parity
--                     Test 4 : 8-bit data, Parity Error test, stick even parity
--                     Test 5 : 8-bit data, Parity Error test, stick odd parity
--                     Test 6 : 8-bit data, Framing Error test, resync failed
--                     Test 7 : 8-bit data, Break Interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| J.H.              :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;

entity uart_rxErr_tb is
end uart_rxErr_tb;

architecture behavior of uart_rxErr_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0'; -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;

  signal PCLK   : std_logic := '0';

begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);

-- PLL Clock Generator (for simulation purpose)
  PCLK <= not PCLK after (CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
           
    -- Test 1 ----------------------------------------------------
    --   8-bit data, Overrun Error test
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16,SIN);

    -- Test 2 ----------------------------------------------------
    --   8-bit data, Parity Error test, even parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 3 ----------------------------------------------------
    --   8-bit data, Parity Error test, odd parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 4 ----------------------------------------------------
    --   8-bit data, Parity Error test, stick even parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 5 ----------------------------------------------------
    --   8-bit data, Parity Error test, stick odd parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 6 ----------------------------------------------------
    --   8-bit data, Framing Error test, resync failed
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"01110100",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"01110100",'1',1.0,true,false,CLK_PERIOD*16,SIN);

    -- Test 7 ----------------------------------------------------
    --   8-bit data, Break Interrupt test
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"11111111",'1',1.0,false,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"00000000",'0',30.0,false,false,CLK_PERIOD*16,SIN);

    -- end of tests ----------------------------------------------
    wait;

  end process SIN_proc;


-----------------------------------------------------------------------
-- Test UART Transmitter/Receiver Functions
-----------------------------------------------------------------------
  UART_Stim_Proc : process
    variable i : integer;
  begin

    -- Reset and Intialization
    MR <= '1';

    CS <= '0';
    ADSn <= '1';
    A <= "111";
    DIN <= "11111111";

    CTSn <= '1';

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩精品一区二| 欧美一区二区黄| 亚洲国产日韩一区二区| www久久精品| 欧美大片日本大片免费观看| 欧美成va人片在线观看| 国产精品对白交换视频 | www.成人在线| 国产日韩欧美精品综合| 亚洲一区二区三区四区在线观看| 成人av一区二区三区| 欧美精品一级二级| 国产欧美日韩综合精品一区二区| 国产麻豆精品在线| av在线不卡观看免费观看| 久久综合资源网| 久久97超碰国产精品超碰| 日本高清不卡视频| 亚洲中国最大av网站| 不卡av免费在线观看| 亚洲一区二区三区四区五区黄| 亚洲丶国产丶欧美一区二区三区| 色哟哟欧美精品| 国产九色sp调教91| 欧美在线看片a免费观看| 日韩综合小视频| 日韩欧美一区二区不卡| 国产九色精品成人porny| 日韩精品一区二区三区四区| 日本中文字幕一区二区有限公司| 国产精品久久久久影院老司 | 1024成人网| 国产精品久久毛片av大全日韩| 午夜精品久久久久久久久久| 亚洲在线免费播放| 色网站国产精品| 亚洲女人的天堂| 色偷偷一区二区三区| 亚洲综合丁香婷婷六月香| 在线观看日产精品| 亚洲国产精品尤物yw在线观看| www.日韩大片| 亚洲视频你懂的| 欧美丝袜自拍制服另类| 免费成人深夜小野草| 日韩一区国产二区欧美三区| 精品一区二区三区欧美| 国产清纯美女被跳蛋高潮一区二区久久w| 国产一区欧美日韩| 欧美激情资源网| 色老汉一区二区三区| 亚洲国产成人porn| 欧美不卡视频一区| 国产激情视频一区二区三区欧美| 亚洲国产精品二十页| 一本到不卡免费一区二区| 无码av中文一区二区三区桃花岛| 欧美一级欧美三级| 粉嫩aⅴ一区二区三区四区五区| 亚洲免费在线播放| 91麻豆精品国产91| 国产精品白丝jk白祙喷水网站| 国产精品青草久久| 欧美日韩国产在线观看| 国产在线麻豆精品观看| 伊人色综合久久天天| 日韩精品专区在线影院重磅| 成人午夜激情片| 日韩电影在线一区| 欧美激情艳妇裸体舞| 欧美日韩国产片| 国产成a人无v码亚洲福利| 亚洲一区在线播放| 久久久久久一级片| 欧美日韩中文字幕一区| 国产麻豆一精品一av一免费| 一区二区在线免费| 国产欧美综合在线观看第十页| 色中色一区二区| 国产一区激情在线| 午夜电影网亚洲视频| 国产精品日韩成人| 精品国产欧美一区二区| 精品视频一区二区三区免费| 成人美女视频在线观看18| 美女脱光内衣内裤视频久久网站 | 国产精品区一区二区三| 51精品国自产在线| 色哟哟在线观看一区二区三区| 国产精品亚洲视频| 蜜臀91精品一区二区三区| 亚洲免费在线视频| 国产精品亲子伦对白| 久久女同互慰一区二区三区| 欧美日韩免费一区二区三区| 91视频观看视频| 国产成人综合网| 国产精品一二三区在线| 极品尤物av久久免费看| 久久精品国产999大香线蕉| 亚洲国产成人av网| 亚洲黄色免费网站| 专区另类欧美日韩| 国产精品二三区| 中文字幕在线不卡一区 | 天涯成人国产亚洲精品一区av| 国产精品久久久久国产精品日日| 精品国产91乱码一区二区三区| 欧美精品vⅰdeose4hd| 欧美日韩国产三级| 欧美日本国产视频| 欧美一区二区国产| 日韩一区二区三区在线| 欧美一区二区三区婷婷月色| 91精品国产一区二区| 91精品久久久久久久99蜜桃| 9191久久久久久久久久久| 欧美伊人久久大香线蕉综合69| 色欧美片视频在线观看在线视频| 色老汉av一区二区三区| 欧美综合一区二区三区| 在线免费一区三区| 欧美欧美欧美欧美首页| 欧美r级电影在线观看| 精品三级在线看| 久久精品免费在线观看| 国产精品每日更新| 亚洲伦理在线精品| 国产一区视频网站| 国产一区二区三区免费观看| 国产精品 欧美精品| 色中色一区二区| 欧美日韩一区在线观看| 欧美一个色资源| 久久久影视传媒| 自拍偷拍亚洲激情| 丝袜亚洲另类丝袜在线| 精品一区二区免费| 成人aaaa免费全部观看| 欧美色综合久久| 欧美大片一区二区| 亚洲人亚洲人成电影网站色| 亚洲一区二区三区视频在线播放 | 成人aa视频在线观看| 欧美性生交片4| 日韩免费观看2025年上映的电影| 久久久久久久综合| 一个色综合网站| 韩国精品久久久| 欧美特级限制片免费在线观看| 精品捆绑美女sm三区| 亚洲欧洲制服丝袜| 紧缚奴在线一区二区三区| 色综合色狠狠综合色| 欧美成人精精品一区二区频| 亚洲欧美怡红院| 精品一区二区在线视频| 欧美三级电影一区| 国产精品丝袜在线| 青青国产91久久久久久| www.亚洲色图.com| 欧美成人精品二区三区99精品| 亚洲蜜臀av乱码久久精品| 精品一区免费av| 欧美久久久久久久久久| 国产精品欧美一级免费| 国内精品伊人久久久久av影院| 91浏览器在线视频| 久久久精品天堂| 青娱乐精品视频| 欧美制服丝袜第一页| 中文字幕成人av| 国内久久婷婷综合| 8x福利精品第一导航| 亚洲日本va午夜在线影院| 激情图区综合网| 7777精品伊人久久久大香线蕉超级流畅 | 一区二区三区电影在线播| 夫妻av一区二区| 久久亚洲一区二区三区四区| 天堂成人免费av电影一区| 色婷婷激情综合| 亚洲色图丝袜美腿| 99视频国产精品| 国产精品久线观看视频| 国产成+人+日韩+欧美+亚洲| 精品乱人伦一区二区三区| 免费看精品久久片| 在线不卡的av| 免费一级欧美片在线观看| 欧美日韩国产大片| 日韩影院精彩在线| 欧美日韩高清一区二区三区| 亚洲资源在线观看| 色婷婷国产精品综合在线观看| 亚洲精品免费在线播放| 色综合亚洲欧洲| 亚洲激情图片qvod| 在线免费一区三区| 肉色丝袜一区二区|