亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xst.xmsgs

?? arm控制FPGA的DDR測試代碼
?? XMSGS
?? 第 1 頁 / 共 5 頁
字號:

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">reset180_r</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">ddr_casb5</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">column_address_reg6</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">config_reg&lt;9:7&gt;</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">config_reg&lt;3&gt;</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">DQS_enable4</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">row_address_conflict</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">read_enable_out_r</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">DQS_reset4_clk0</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">read_write_state</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">wrburst_end_8</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">wrburst_end_9</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">GND</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">ddr_rasb5</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">read_rcd_end</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">read_cmd_reg</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">ddr_web5</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">ddr_ba5</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">dly_dqs_div_r</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">ddr_address5</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">write_cmd</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">write_cmd8</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">command_reg</arg>&gt; is assigned but never used.
</msg>

<msg type="info" file="Xst" num="2117" delta="unknown" >HDL ADVISOR - Mux Selector &lt;<arg fmt="%s" index="1">next_state</arg>&gt; of Case statement line <arg fmt="%s" index="2">1101</arg> was re-encoded using one-hot encoding. The case statement will be optimized (default statement optimization), but this optimization may lead to design initialization problems. To ensure the design works safely, you can:
	- add an &apos;<arg fmt="%s" index="3">INIT</arg>&apos; attribute on signal &lt;<arg fmt="%s" index="4">next_state</arg>&gt; (optimization is then done without any risk)
	- use the attribute &apos;<arg fmt="%s" index="5">signal_encoding</arg> <arg fmt="%s" index="6">user</arg>&apos; to avoid onehot optimization
	- use the attribute &apos;<arg fmt="%s" index="7">safe_implementation</arg> <arg fmt="%s" index="8">yes</arg>&apos; to force XST to perform a safe (but less efficient) optimization
</msg>

<msg type="warning" file="Xst" num="647" delta="unknown" >Input &lt;<arg fmt="%s" index="1">auto_ref_req</arg>&gt; is never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">state</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">lfsr_data_m_r</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="647" delta="unknown" >Input &lt;<arg fmt="%s" index="1">SYS_CLKb</arg>&gt; is never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">vcc</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">data_valid_out1</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">delay_sel_tb</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">clk_out</arg>&gt; is assigned but never used.
</msg>

<msg type="warning" file="Xst" num="646" delta="unknown" >Signal &lt;<arg fmt="%s" index="1">clk90_out</arg>&gt; is assigned but never used.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">cnt_roll</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">burst_done</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">burst_length&lt;0&gt;</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">burst_length&lt;1&gt;</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">burst_length&lt;2&gt;</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">cas_latency&lt;0&gt;</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">cas_latency&lt;1&gt;</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">cas_latency&lt;2&gt;</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

<msg type="info" file="Xst" num="2387" delta="unknown" >HDL ADVISOR - A <arg fmt="%d" index="1">2</arg>-bit shift register was found for signal &lt;<arg fmt="%s" index="2">AUTO_REF_detect</arg>&gt; and currently occupies <arg fmt="%d" index="3">2</arg> logic cells (<arg fmt="%d" index="4">1</arg> slices). Removing the set/reset logic would take advantage of SRL16 (and derived) primitives and reduce this to 1 logic cells (1 slices). Evaluate if the set/reset can be removed for this simple shift register. The majority of simple pipeline structures do not need to be set/reset operationally.
</msg>

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧美日本韩国| 国内精品久久久久影院色| 首页国产欧美日韩丝袜| 蜜臀av性久久久久蜜臀aⅴ四虎 | 国产精品视频你懂的| 亚洲精品精品亚洲| 男女激情视频一区| 在线观看免费亚洲| 国产视频一区二区在线| 日本v片在线高清不卡在线观看| 国产精品网曝门| 日韩国产一区二| 在线观看www91| 亚洲欧洲精品一区二区精品久久久| 日韩欧美在线1卡| 自拍偷拍国产亚洲| 国产成人精品aa毛片| 日韩精品在线看片z| 偷拍一区二区三区四区| 日本高清不卡视频| 亚洲伦在线观看| bt欧美亚洲午夜电影天堂| 久久久www成人免费毛片麻豆| 久久亚洲免费视频| 久久国产精品一区二区| 日韩欧美在线综合网| 天天操天天色综合| 欧美日韩成人激情| 亚洲国产精品久久久久婷婷884| 亚洲一区二区在线观看视频| 岛国av在线一区| 亚洲一级二级在线| 波多野结衣亚洲| 国产精品久久久久久一区二区三区| 国产精品第四页| 99久久免费国产| 亚洲三级免费电影| 欧美在线短视频| 天堂va蜜桃一区二区三区| 91精品国产色综合久久不卡电影| 日韩欧美国产精品| 久久99精品久久久久久动态图 | 亚洲色图在线播放| 成人动漫精品一区二区| 欧美韩国日本一区| 国产成人精品网址| 亚洲视频一二区| 欧美三级一区二区| 蜜臀av性久久久久蜜臀aⅴ流畅 | 精品国产伦一区二区三区免费| 欧美激情一区二区三区全黄 | aaa亚洲精品| 亚洲精品成a人| 欧美色图片你懂的| 久久精品999| 久久精品亚洲精品国产欧美 | 中文字幕日韩一区二区| 91天堂素人约啪| 天堂成人免费av电影一区| 日韩精品专区在线| 成人一区二区三区中文字幕| 国产精品久久久久永久免费观看| 免费久久精品视频| 国产精品麻豆一区二区| 欧美色区777第一页| 国产乱子伦视频一区二区三区 | 久久国产精品露脸对白| 国产日韩精品一区二区三区| 色av一区二区| 久久福利资源站| 亚洲美女在线一区| 日韩欧美国产三级| 色婷婷亚洲一区二区三区| 免费在线观看一区| 夜夜嗨av一区二区三区| 久久综合色综合88| 精品婷婷伊人一区三区三| 国产成人精品午夜视频免费 | 成人深夜视频在线观看| 亚洲线精品一区二区三区八戒| 成人黄色软件下载| 美女一区二区在线观看| 亚洲伦理在线精品| 中文字幕精品—区二区四季| 欧美一区二区播放| 欧美色涩在线第一页| 成人av在线资源网站| 91丝袜高跟美女视频| 麻豆精品久久久| 亚洲狠狠丁香婷婷综合久久久| 高清视频一区二区| 日韩电影在线免费看| 国产精品第一页第二页第三页| 91首页免费视频| 国产一区二区91| 亚洲一区二区三区在线看| 国产精品视频免费| 国产午夜精品一区二区| 欧美一级理论性理论a| 在线视频欧美精品| 91在线免费视频观看| 国产成人av一区二区三区在线 | 国产成人在线视频网站| 亚洲成av人片在线观看无码| 亚洲同性gay激情无套| 中文在线一区二区| 国产欧美日韩另类一区| 久久久蜜桃精品| 精品久久国产老人久久综合| 91精品免费观看| 91精品国产高清一区二区三区蜜臀| 日韩黄色免费电影| 亚洲成人午夜电影| 亚洲福利一区二区三区| 亚洲国产欧美在线| 亚洲国产欧美日韩另类综合| 一区二区三区美女视频| 一区二区久久久| 亚洲国产精品久久久久婷婷884 | 久久综合九色综合欧美就去吻| 国产精品亚洲一区二区三区在线 | 欧美日韩国产首页在线观看| 欧美在线视频日韩| 欧美日本在线视频| 4438x亚洲最大成人网| 日韩精品在线看片z| 欧美精品一区二区三区在线播放| a美女胸又www黄视频久久| av资源站一区| 欧美在线观看你懂的| 欧美一区二区三区性视频| 亚洲精品在线电影| 国产欧美日韩亚州综合| 亚洲女同女同女同女同女同69| 欧美电影免费观看完整版| 欧美成人精精品一区二区频| 亚洲精品在线网站| 日韩理论片一区二区| 亚洲国产三级在线| 国产米奇在线777精品观看| 成人av资源站| 欧美一区二区三区在线电影| 国产日韩精品一区二区三区| 亚洲视频一区二区在线| 六月丁香婷婷色狠狠久久| 国产成人av电影| 欧美色欧美亚洲另类二区| 精品国产免费久久| 亚洲综合色网站| 国产一区二区三区精品视频| 91小视频免费看| 精品国产成人系列| 一区二区不卡在线播放 | 日韩午夜三级在线| 亚洲成av人片一区二区梦乃 | 国产曰批免费观看久久久| 丁香激情综合五月| 福利91精品一区二区三区| 中文字幕av资源一区| 26uuu国产电影一区二区| 亚洲国产激情av| 美女视频一区二区| 欧美日韩国产小视频| 91精品国产色综合久久不卡电影 | 亚洲老司机在线| 午夜亚洲国产au精品一区二区| 91精品国产综合久久香蕉的特点| 韩国中文字幕2020精品| 亚洲一区在线免费观看| 国产一区欧美一区| 欧美日韩精品福利| 亚洲色欲色欲www在线观看| 男女男精品视频| 97成人超碰视| 久久亚洲欧美国产精品乐播 | 日韩精品午夜视频| 国产盗摄精品一区二区三区在线 | 日韩美女一区二区三区四区| 国产精品久久久久久久裸模 | 91国模大尺度私拍在线视频| 中文字幕制服丝袜一区二区三区| 国产精品美女www爽爽爽| 国产激情91久久精品导航| 国产精品美日韩| 91丨porny丨国产| 国内精品久久久久影院色| 一级中文字幕一区二区| 久久久亚洲精品石原莉奈| 精品视频1区2区3区| 成人妖精视频yjsp地址| 亚洲成人av电影| 亚洲人成精品久久久久| 国产精品欧美一区喷水| 日韩一区二区三区视频在线观看 | 欧美一区二区三区免费观看视频| 久久嫩草精品久久久精品| 欧美男男青年gay1069videost | 久久久久九九视频| 91福利社在线观看| 国产成人午夜片在线观看高清观看|