亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ddr_cntl_a_map.mrp

?? arm控制FPGA的DDR測試代碼
?? MRP
?? 第 1 頁 / 共 5 頁
字號:
Release 8.1i Map I.24Xilinx Mapping Report File for Design 'ddr_cntl_a'Design Information------------------Command Line   : D:\hardware\Xilinx\bin\nt\map.exe -ise
E:/hardware/KDVM26402/fpga/ddr_cntl_a_withtb/ddr_cntl_a_withtb.ise -intstyle ise
-p xc3s4000-fg900-5 -timing -logic_opt off -ol high -t 1 -cm area -pr b -k 4 -o
ddr_cntl_a_map.ncd ddr_cntl_a.ngd ddr_cntl_a.pcf Target Device  : xc3s4000Target Package : fg900Target Speed   : -5Mapper Version : spartan3 -- $Revision: 1.34 $Mapped Date    : Thu Mar 22 16:24:41 2007Design Summary--------------Number of errors:      0Number of warnings:   35Logic Utilization:  Number of Slice Flip Flops:         767 out of  55,296    1%  Number of 4 input LUTs:             543 out of  55,296    1%Logic Distribution:  Number of occupied Slices:                          774 out of  27,648    2%    Number of Slices containing only related logic:     774 out of     774  100%    Number of Slices containing unrelated logic:          0 out of     774    0%      *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:            794 out of  55,296    1%  Number used as logic:                543  Number used as a route-thru:          15  Number used for Dual Port RAMs:      128    (Two LUTs used per Dual Port RAM)  Number used as Shift registers:      108  Number of bonded IOBs:               70 out of     633   11%    IOB Flip Flops:                    52    IOB Dual-Data Rate Flops:          44  Number of GCLKs:                     2 out of       8   25%  Number of DCMs:                      1 out of       4   25%Total equivalent gate count for design:  33,014Additional JTAG gate count for IOBs:  3,360Peak Memory Usage:  261 MBTable of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:LIT:243 - Logical network SYS_CLKb_IBUF has no load.WARNING:LIT:395 - The above warning message base_net_load_rule is repeated 83
   more times for the following (max. 5 shown):   infrastructure_top0/delay_sel_val1_val_tb<4>,   infrastructure_top0/delay_sel_val1_val_tb<1>,   infrastructure_top0/delay_sel_val1_val_tb<0>,   main_00/ar_done_val1,   main_00/u1_config_parms<9>   To see the details of these warning messages, please use the -detail switch.WARNING:LIT:175 - Clock buffer is designated to drive clock loads. BUFGMUX
   symbol "infrastructure_top0/clk_dcm0/BUFG_CLK0/physical_group_O/u1" (output
   signal=clk_0) has a mix of clock and non-clock loads. Some of the non-clock
   loads are (maximum of 5 listed):   Pin I0 of main_00/ddr1_test_bench0/_n00031   Pin D of infrastructure_top0/cal_top0/tap_dly0/r0   Pin D of infrastructure_top0/cal_top0/tap_dly0/r1   Pin D of infrastructure_top0/cal_top0/tap_dly0/r2   Pin D of infrastructure_top0/cal_top0/tap_dly0/r3WARNING:Pack:1236 - The register main_00/top0/controller0/rst_iob_out has the
   property IOB=TRUE, but failed to join the output side of an I/O component.
   Symbol main_00/top0/controller0/rst_iob_out is not under the same hierarchy
   region as symbol main_00/top0/iobs0/controller_iobs0/rst_iob_outbuf. There
   are three ways to fix the problem:   1. Put both symbols under the same hierarchy region and process the design.
   If the I/O buffer is being inferred by the synthesis tool, it is suggested to
   code I/O registers on the top level of code. If this can not be done, it is
   suggested to instantiate the proper I/O buffer in the lower level of code and
   disable I/O buffer inference for that port in the design.   2. Remove KEEP_HIERARCHY constraint or add KEEP_HIERARCHY = FALSE to block
   main_00/top0/controller0 and main_00/top0/iobs0/controller_iobs0 in the UCF
   file.   3. Run map with the option -ignore_keep_hierarchy. This option will dissolve
   all hierarchy in the design.WARNING:Pack:1237 - The register main_00/top0/controller0/rst_iob_out failed to
   join the output side of an I/O component. Symbol
   main_00/top0/controller0/rst_iob_out is not under the same hierarchy region
   as symbol main_00/top0/iobs0/controller_iobs0/rst_iob_outbuf. There are three
   ways to fix the problem:   1. Put both symbols under the same hierarchy region and process the design.
   If the I/O buffer is being inferred by the synthesis tool, it is suggested to
   code I/O registers on the top level of code. If this can not be done, it is
   suggested to instantiate the proper I/O buffer in the lower level of code and
   disable I/O buffer inference for that port in the design.   2. Remove KEEP_HIERARCHY constraint or add KEEP_HIERARCHY = FALSE to block
   main_00/top0/controller0 and main_00/top0/iobs0/controller_iobs0 in the UCF
   file.   3. Run map with the option -ignore_keep_hierarchy. This option will dissolve
   all hierarchy in the design.WARNING:Pack:1237 - The register main_00/ddr1_test_bench0/INST3/led_state failed
   to join the output side of an I/O component. Symbol
   main_00/ddr1_test_bench0/INST3/led_state is not under the same hierarchy
   region as symbol cntrl0_led_error_output1_OBUF. There are three ways to fix
   the problem:   1. Put both symbols under the same hierarchy region and process the design.
   If the I/O buffer is being inferred by the synthesis tool, it is suggested to
   code I/O registers on the top level of code. If this can not be done, it is
   suggested to instantiate the proper I/O buffer in the lower level of code and
   disable I/O buffer inference for that port in the design.   2. Remove KEEP_HIERARCHY constraint or add KEEP_HIERARCHY = FALSE to block
   main_00/ddr1_test_bench0/INST3 in the UCF file.   3. Run map with the option -ignore_keep_hierarchy. This option will dissolve
   all hierarchy in the design.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs3_delayed_col1 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs2_delayed_col0 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs1_delayed_col1 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs0_delayed_col0 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs2_delayed_col1 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs0_delayed_col1 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs3_delayed_col0 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/dqs1_delayed_col0 is sourced by a combinatorial pin.
   This is not good design practice. Use the CE pin to control the loading of
   data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/data_read_controller0/dqs3_delayed_col1_n is sourced
   by a combinatorial pin. This is not good design practice. Use the CE pin to
   control the loading of data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/data_read_controller0/dqs2_delayed_col1_n is sourced
   by a combinatorial pin. This is not good design practice. Use the CE pin to
   control the loading of data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/data_read_controller0/dqs1_delayed_col1_n is sourced
   by a combinatorial pin. This is not good design practice. Use the CE pin to
   control the loading of data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net
   main_00/top0/data_path0/data_read_controller0/dqs0_delayed_col1_n is sourced
   by a combinatorial pin. This is not good design practice. Use the CE pin to
   control the loading of data into the flip-flop.WARNING:PhysDesignRules:372 - Gated clock. Clock net

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美国产精品一区| 欧美理论片在线| 国产日产欧美一区二区视频| 精品在线视频一区| 久久蜜臀中文字幕| 岛国一区二区在线观看| 成人欧美一区二区三区小说| 色婷婷国产精品| 亚洲综合在线观看视频| 欧美日韩一区精品| 久久国产尿小便嘘嘘| 国产日韩成人精品| 91精品福利在线| 毛片不卡一区二区| 国产精品视频在线看| 在线观看视频一区二区| 久久av老司机精品网站导航| 欧美激情一区二区三区全黄| 色素色在线综合| 蜜臀av一区二区| 国产精品伦理一区二区| 欧美婷婷六月丁香综合色| 久久精品噜噜噜成人av农村| 亚洲国产电影在线观看| 欧美日韩国产欧美日美国产精品| 久99久精品视频免费观看| 最新国产成人在线观看| 宅男在线国产精品| 精品国产成人系列| 色综合天天综合狠狠| 日韩国产一二三区| 国产精品国产三级国产普通话蜜臀| 欧美日韩一级片在线观看| 欧美视频一区二区三区四区| 美腿丝袜亚洲色图| 亚洲欧美国产高清| 久久综合九色综合久久久精品综合| 91蜜桃免费观看视频| 免费成人av在线播放| 日韩码欧中文字| 精品国产乱码久久久久久闺蜜| av激情综合网| 久久av老司机精品网站导航| 亚洲国产日韩av| 国产精品视频第一区| 日韩欧美的一区| 在线观看av不卡| 成人美女视频在线观看| 久久精品国产精品亚洲红杏| 亚洲一区av在线| 中文字幕一区二区三| 精品国产三级a在线观看| 欧美日韩亚洲不卡| 一本色道久久加勒比精品| 国产成人精品免费| 九色综合国产一区二区三区| 日韩成人dvd| 亚洲电影一级黄| 亚洲蜜臀av乱码久久精品| 国产日产欧美一区二区视频| 欧美不卡一二三| 在线成人午夜影院| 欧美日本在线播放| 在线亚洲高清视频| 91老司机福利 在线| 成人av电影免费在线播放| 国产综合成人久久大片91| 久久国内精品自在自线400部| 日韩电影在线免费观看| 午夜电影网亚洲视频| 亚洲一级二级三级在线免费观看| 亚洲欧美偷拍另类a∨色屁股| 中文字幕乱码日本亚洲一区二区| 精品免费视频.| 欧美精品一区二区三区久久久| 91精品婷婷国产综合久久性色| 欧美日韩高清一区| 欧美精品tushy高清| 91精品国产91久久综合桃花| 欧美福利视频导航| 911精品产国品一二三产区| 在线观看视频91| 欧美精品自拍偷拍| 日韩欧美视频在线| 精品国产亚洲一区二区三区在线观看| 欧美一区二区三区视频在线| 欧美xingq一区二区| 日韩一区二区高清| 久久嫩草精品久久久精品一| 欧美激情在线看| 久久99国产精品免费| 国产在线国偷精品产拍免费yy| 久久99精品久久久久久| 国产精品77777| av在线播放不卡| 色婷婷久久久久swag精品| 欧美日韩国产中文| 日韩免费在线观看| 国产午夜亚洲精品不卡| 亚洲欧洲韩国日本视频| 亚洲国产精品久久久男人的天堂| 日韩成人免费看| 国产精品99久久久久久久女警 | 水蜜桃久久夜色精品一区的特点 | 男人的天堂亚洲一区| 久久国产精品无码网站| 国产精品一二二区| 日本韩国视频一区二区| 欧美一区二区三区四区在线观看| 国产人成亚洲第一网站在线播放| 亚洲色图都市小说| 免费在线观看一区二区三区| kk眼镜猥琐国模调教系列一区二区| 在线一区二区三区做爰视频网站| 制服丝袜中文字幕一区| 欧美国产精品中文字幕| 亚洲福中文字幕伊人影院| 国内精品国产三级国产a久久| av影院午夜一区| 日韩欧美www| 亚洲免费资源在线播放| 韩日欧美一区二区三区| 色婷婷av一区二区三区之一色屋| 精品少妇一区二区三区在线播放| 成人欧美一区二区三区小说| 九色porny丨国产精品| 在线视频一区二区三区| 国产色91在线| 青青草原综合久久大伊人精品 | 一本色道亚洲精品aⅴ| 精品日韩一区二区| 不卡一区在线观看| 欧美精品久久天天躁| 自拍偷拍国产精品| 国产资源精品在线观看| 欧美三级午夜理伦三级中视频| 国产无一区二区| 日本欧美加勒比视频| 在线精品视频免费观看| 欧美国产亚洲另类动漫| 日韩成人精品在线| 欧美日韩和欧美的一区二区| 国产精品久久久久久久久果冻传媒| 青青草国产成人av片免费| 一本大道久久a久久综合| 国产欧美综合在线| 紧缚奴在线一区二区三区| 3751色影院一区二区三区| 一区二区视频在线看| 成人精品视频.| 国产日韩三级在线| 国产伦精品一区二区三区免费 | 久久日韩粉嫩一区二区三区| 午夜在线电影亚洲一区| 欧美三级电影在线看| 亚洲精品福利视频网站| 一本色道a无线码一区v| 亚洲啪啪综合av一区二区三区| 成人一区二区三区中文字幕| 久久精品亚洲精品国产欧美| 国产一区福利在线| 久久夜色精品一区| 极品美女销魂一区二区三区免费| 日韩视频一区二区在线观看| 日韩中文字幕一区二区三区| 欧美日韩亚洲综合一区二区三区| 一区二区三区日韩欧美| 91国内精品野花午夜精品| 亚洲精品高清在线观看| 欧美午夜精品电影| 午夜精品免费在线| 欧美一区二区三区不卡| 日本视频免费一区| 日韩精品在线一区| 国产麻豆精品久久一二三| 久久精品欧美日韩精品| 国产·精品毛片| 国产精品久久久久久一区二区三区| 成人午夜激情影院| 亚洲狠狠丁香婷婷综合久久久| 欧美日韩一区视频| 麻豆国产精品一区二区三区| 欧美成人国产一区二区| 国产盗摄一区二区| 中文字幕人成不卡一区| 精品视频一区二区不卡| 久久精品国产色蜜蜜麻豆| 久久久不卡网国产精品一区| 国产一二精品视频| 亚洲色图视频网站| 欧美精品乱人伦久久久久久| 久久精品国产一区二区| 中文字幕欧美国产| 欧美色综合网站| 激情国产一区二区| 国产精品久久一级| 欧美日韩视频在线第一区| 国产永久精品大片wwwapp| 国产精品婷婷午夜在线观看| 在线观看免费视频综合|