亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ddr_cntl_a.ucf

?? arm控制FPGA的DDR測試代碼
?? UCF
?? 第 1 頁 / 共 4 頁
字號:

INST  "infrastructure_top0/cal_top0/tap_dly0/r16" RLOC=X0Y2;
INST  "infrastructure_top0/cal_top0/tap_dly0/r16"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r17" RLOC=X0Y2;
INST  "infrastructure_top0/cal_top0/tap_dly0/r17"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r18" RLOC=X0Y3;
INST  "infrastructure_top0/cal_top0/tap_dly0/r18"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r19" RLOC=X0Y3;
INST  "infrastructure_top0/cal_top0/tap_dly0/r19"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r20" RLOC=X1Y2;
INST  "infrastructure_top0/cal_top0/tap_dly0/r20"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r21" RLOC=X1Y2;
INST  "infrastructure_top0/cal_top0/tap_dly0/r21"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r22" RLOC=X1Y3;
INST  "infrastructure_top0/cal_top0/tap_dly0/r22"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r23" RLOC=X1Y3;
INST  "infrastructure_top0/cal_top0/tap_dly0/r23"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r24" RLOC=X0Y0;
INST  "infrastructure_top0/cal_top0/tap_dly0/r24"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r25" RLOC=X0Y0;
INST  "infrastructure_top0/cal_top0/tap_dly0/r25"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r26" RLOC=X0Y1;
INST  "infrastructure_top0/cal_top0/tap_dly0/r26"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r27" RLOC=X0Y1;
INST  "infrastructure_top0/cal_top0/tap_dly0/r27"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r28" RLOC=X1Y0;
INST  "infrastructure_top0/cal_top0/tap_dly0/r28"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r29" RLOC=X1Y0;
INST  "infrastructure_top0/cal_top0/tap_dly0/r29"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r30" RLOC=X1Y1;
INST  "infrastructure_top0/cal_top0/tap_dly0/r30"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

INST  "infrastructure_top0/cal_top0/tap_dly0/r31" RLOC=X1Y1;
INST  "infrastructure_top0/cal_top0/tap_dly0/r31"  U_SET = "infrastructure_top0/cal_top0/tap_dly0/l0";

#######################################################################################################################
# BEL constraints for luts in tap delay ckt #
#######################################################################################################################

INST "infrastructure_top0/cal_top0/tap_dly0/l0" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l1" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l2" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l3" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l4" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l5" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l6" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l7" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l8" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l9" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l10" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l11" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l12" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l13" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l14" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l15" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l16" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l17" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l18" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l19" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l20" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l21" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l22" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l23" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l24" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l25" BEL= F;  
INST "infrastructure_top0/cal_top0/tap_dly0/l26" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l27" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l28" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l29" BEL= F;
INST "infrastructure_top0/cal_top0/tap_dly0/l30" BEL= G;
INST "infrastructure_top0/cal_top0/tap_dly0/l31" BEL= F;


 ######################################################################################
 ##### constraints to have the inverter connetion wire length to be the same   ########
 ###### the following  constraints are independent of frequency  ######################
 ######################################################################################

 ###### maxdelay of 400 ps will not be met. This constraint is just to get a better delay####
 NET "infrastructure_top0/cal_top0/tap_dly0/tap[7]"  MAXDELAY = 400ps;
 NET "infrastructure_top0/cal_top0/tap_dly0/tap[15]"  MAXDELAY = 400ps;
 NET "infrastructure_top0/cal_top0/tap_dly0/tap[23]"  MAXDELAY = 400ps;
 INST "main_00/top0/controller0/rst_iob_out" IOB = TRUE;
 
 ##################################################################
 ##### constraints from the dqs pin ########
 ##################################################################

 ###### maxdelay of 460 ps will not be met. This constraint is just to get a better delay####
 ###### The reported delay will be in the range of 500 to 600 ps####
 NET "main_00/top0/dqs_int_delay_in*" 	MAXDELAY = 460ps;
 ###### maxdelay of 160 ps will not be met. This constraint is just to get a better delay####
 ###### The reported delay will be in the range of 200 to 360 ps####
 NET "main_00/top0/data_path0/data_read_controller0/dqs_delay*_col*/delay*" 	MAXDELAY = 160ps;
 ###################################################################################################
 ######constraint to place flop1 and flop2 close togather for the calibration logic  ###############
 ###################################################################################################

 NET "infrastructure_top0/cal_top0/tap_dly0/flop1[*]" MAXDELAY = 3000ps;



#######################################################################################################################
# Area Group Constraint For tap_dly and cal_ctl module #
#######################################################################################################################

INST "infrastructure_top0/cal_top0/cal_ctl0" AREA_GROUP = cal_ctl;
INST "infrastructure_top0/cal_top0/tap_dly0" AREA_GROUP = cal_ctl;
AREA_GROUP "cal_ctl" RANGE = SLICE_X8Y92:SLICE_X17Y105;  
AREA_GROUP "cal_ctl" GROUP = CLOSED;  

#********************************************************************#
#                        CONTROLLER 0                               #
#********************************************************************#
############################################################################
# I/O STANDARDS                                                         #
############################################################################
NET  "cntrl0_DDR_DQ[*]"                                     IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_A[*]"                                      IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_BA[*]"                                     IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_CKE"                                       IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_CS_N"                                      IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_RAS_N"                                     IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_CAS_N"                                     IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_WE_N"                                      IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_DM[*]"                                     IOSTANDARD = SSTL2_II;
NET  "cntrl0_rst_dqs_div_in"                                IOSTANDARD = SSTL2_II;
NET  "cntrl0_rst_dqs_div_out"                               IOSTANDARD = SSTL2_II;
NET  "SYS_CLKb"                                      IOSTANDARD = LVDS_25;
NET  "SYS_CLK"                                       IOSTANDARD = LVDS_25;
NET  "cntrl0_led_error_output1"                             IOSTANDARD = SSTL2_I;
NET  "reset_in"                                      IOSTANDARD = LVCMOS25;
NET  "cntrl0_DDR_DQS[*]"                                    IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_CK[*]"                                     IOSTANDARD = SSTL2_II;
NET  "cntrl0_DDR_CK_N[*]"                                   IOSTANDARD = SSTL2_II;




############################################################################
# IO Signals Registering Constraints                                           #
############################################################################
INST "main_00/top0/iobs0/datapath_iobs0/s3_dqs_iob*"  IOB = TRUE;
INST "main_00/top0/iobs0/datapath_iobs0/s3_ddr_iob*"  IOB = TRUE;
INST "main_00/top0/controller0/rst_iob_out"            IOB = TRUE;
INST "main_00/top0/iobs0/controller_iobs0/iob_addr*" IOB = TRUE;
INST "main_00/top0/iobs0/controller_iobs0/iob_ba*" IOB = TRUE;
INST "main_00/top0/iobs0/controller_iobs0/iob_rasb"      IOB = TRUE;
INST "main_00/top0/iobs0/controller_iobs0/iob_casb"      IOB = TRUE;
INST "main_00/top0/iobs0/controller_iobs0/iob_web"     IOB = TRUE;
INST "main_00/top0/iobs0/controller_iobs0/iob_cke"     IOB = TRUE;

############################################################################
# Banks 03
# Pin Location Constraints for System clock signals
 ############################################################################
NET  "SYS_CLKb"	LOC = "B15";
NET  "SYS_CLK"	LOC = "A15";

############################################################################
# Banks 7
# Pin Location Constraints for Clock,Masks, Address, and Controls 
 ############################################################################
NET  "cntrl0_DDR_CK[0]"              LOC = "J2" ;
NET  "cntrl0_DDR_CK_N[0]"             LOC = "J1" ;
NET  "cntrl0_DDR_CK[1]"              LOC = "J5" ;
NET  "cntrl0_DDR_CK_N[1]"             LOC = "J4" ;
NET  "cntrl0_DDR_DM[0]"             LOC = "R6" ;
NET  "cntrl0_DDR_DM[1]"             LOC = "M3" ;
NET  "cntrl0_DDR_DM[2]"             LOC = "K7" ;
NET  "cntrl0_DDR_DM[3]"             LOC = "H2" ;
NET  "cntrl0_DDR_A[12]"	LOC = "H4" ;
NET  "cntrl0_DDR_A[11]"	LOC = "H3" ;
NET  "cntrl0_DDR_A[10]"	LOC = "G6" ;
NET  "cntrl0_DDR_A[9]"	LOC = "H7" ;
NET  "cntrl0_DDR_A[8]"	LOC = "G2" ;
NET  "cntrl0_DDR_A[7]"	LOC = "G1" ;
NET  "cntrl0_DDR_A[6]"	LOC = "G4" ;
NET  "cntrl0_DDR_A[5]"	LOC = "G3" ;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品白丝av| 国产不卡视频在线播放| 亚洲一区二区三区美女| 午夜一区二区三区视频| 蜜臀va亚洲va欧美va天堂| 久99久精品视频免费观看| 成人网在线播放| 欧美精品xxxxbbbb| 国产精品天美传媒| 免费成人深夜小野草| 国产精品系列在线播放| 欧美日韩精品免费观看视频 | 亚洲女同女同女同女同女同69| 天堂va蜜桃一区二区三区漫画版| 国产成人无遮挡在线视频| 色成人在线视频| 国产欧美日韩亚州综合| 裸体一区二区三区| 欧美久久久久久久久久| 亚洲靠逼com| 成人免费的视频| 久久久欧美精品sm网站| 丝袜美腿亚洲一区二区图片| 一本色道久久综合狠狠躁的推荐| 337p粉嫩大胆色噜噜噜噜亚洲 | 色综合激情五月| 国产精品嫩草99a| 国产99久久久国产精品| 日韩午夜激情视频| 麻豆精品精品国产自在97香蕉| 欧美日韩专区在线| 亚洲最大成人综合| 欧洲精品视频在线观看| 亚洲免费在线观看| 日本精品一区二区三区四区的功能| 国产精品污www在线观看| 丁香五精品蜜臀久久久久99网站| 久久精品人人做人人爽人人 | 日韩欧美在线观看一区二区三区| 午夜精品一区二区三区三上悠亚| 欧美日韩美少妇| 日韩av一二三| 久久久精品欧美丰满| gogogo免费视频观看亚洲一| 亚洲自拍偷拍av| 精品国产成人系列| 成人黄色在线看| 亚洲午夜激情网站| 久久蜜臀精品av| 欧洲激情一区二区| 韩国精品主播一区二区在线观看 | 色久综合一二码| 麻豆91小视频| 亚洲精品视频在线| 国产日韩三级在线| 精品视频123区在线观看| 精品亚洲成a人在线观看| 亚洲欧美另类图片小说| 欧美精品一区二区久久婷婷| 在线看日本不卡| 成人av网站免费| 美女mm1313爽爽久久久蜜臀| 亚洲欧美日韩国产另类专区| 国产亚洲一区二区三区在线观看| 欧美在线三级电影| 99视频在线精品| 丰满岳乱妇一区二区三区| 亚洲成人资源网| 国产精品美日韩| 精品国产91亚洲一区二区三区婷婷 | 欧美色视频一区| www.av亚洲| 国产在线不卡一区| 美女网站视频久久| 亚洲图片欧美一区| 亚洲色图第一区| 国产欧美精品一区二区色综合朱莉| 欧美色中文字幕| 色综合久久中文字幕| 国产在线观看一区二区| 丝袜美腿亚洲一区二区图片| 亚洲线精品一区二区三区八戒| 欧美激情艳妇裸体舞| 久久日韩精品一区二区五区| 欧美自拍丝袜亚洲| 欧美日韩中文字幕精品| 欧美综合色免费| 精品视频一区三区九区| 欧美日韩中文字幕一区二区| 色婷婷狠狠综合| 欧美亚洲一区二区在线| 欧美日韩视频一区二区| 欧美日韩一区视频| 日韩一级黄色大片| 精品国产3级a| 亚洲少妇30p| 狠狠色2019综合网| 成人h动漫精品| 91国产福利在线| 欧美日韩国产美| 精品女同一区二区| 久久久久久久久蜜桃| 国产精品伦一区| 亚洲国产欧美日韩另类综合| 天天综合日日夜夜精品| 日韩高清不卡一区| 国产成人一级电影| 欧美日韩黄色影视| 国产亚洲欧美日韩在线一区| 精品sm捆绑视频| 亚洲图片自拍偷拍| 国产xxx精品视频大全| 欧美日韩一区国产| 欧美日韩国产小视频在线观看| 欧美日韩夫妻久久| 精品久久久久久久久久久院品网| 亚洲精品亚洲人成人网在线播放| 麻豆免费看一区二区三区| 97se狠狠狠综合亚洲狠狠| 日韩一区二区视频| 伊人色综合久久天天| 99这里只有久久精品视频| 亚洲精品一区二区在线观看| 亚洲午夜国产一区99re久久| eeuss鲁片一区二区三区在线看| 亚洲精品在线网站| 日韩成人一级大片| 欧美日韩国产中文| 亚洲一二三四区| 91福利在线观看| 欧美极品美女视频| 国产精品12区| 日本一区二区视频在线| 精品一区二区免费视频| 91精选在线观看| 五月天欧美精品| 在线观看国产日韩| 亚洲一区在线视频| 国产91丝袜在线播放| 日本一区二区三区国色天香 | 日本视频免费一区| 精品国产伦一区二区三区免费| 免费观看日韩电影| 久久久亚洲精品石原莉奈| 国产成人丝袜美腿| 视频一区二区不卡| 精品国产乱码久久久久久牛牛 | 日韩成人一级片| 国产日韩欧美高清| 在线视频你懂得一区| 久久精品国产久精国产| 国产精品久久久99| 欧美剧情片在线观看| 国产综合久久久久久久久久久久| 国产嫩草影院久久久久| 日韩欧美在线一区二区三区| 欧美性生活一区| 不卡视频在线观看| 免费的国产精品| 一区二区高清免费观看影视大全| 欧美一区二区三区电影| 一本色道**综合亚洲精品蜜桃冫| 成人国产亚洲欧美成人综合网 | 国产真实乱偷精品视频免| 午夜视频在线观看一区二区| 国产调教视频一区| 日韩免费视频线观看| 91福利国产精品| 国产suv精品一区二区883| 蜜臀精品一区二区三区在线观看 | 亚洲香肠在线观看| 亚洲天堂av一区| 中文字幕第一区第二区| 精品久久久久久久一区二区蜜臀| 欧美日韩mp4| 欧美肥大bbwbbw高潮| 欧美在线免费播放| 色婷婷国产精品综合在线观看| 99综合电影在线视频| 91理论电影在线观看| 国产乱人伦精品一区二区在线观看| 蜜桃av一区二区在线观看| 日韩在线一区二区| 日本欧美加勒比视频| 美女性感视频久久| 久久99国产精品久久99| 日本欧美一区二区| 国内国产精品久久| 成人动漫一区二区在线| 不卡一区二区三区四区| 色婷婷国产精品综合在线观看| 在线观看av不卡| 精品国产一区二区三区不卡| 日韩欧美精品三级| 亚洲国产成人一区二区三区| 亚洲国产精品一区二区www在线| 国产成人亚洲综合a∨婷婷图片| 欧美三级欧美一级| 夜色激情一区二区| 97久久久精品综合88久久|