亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_tx_tb.vhd

?? UART的rs232通信接口VHDL語言
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
    --   bit 5 : 1, stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00101001",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 18;---------------------------------------------------
    --   6-bit data, stick odd parity, 2 stop
    TestID <= 18;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 1, stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00101101",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 19 ---------------------------------------------------
    --   6-bit data, no parity, 1 stop
    TestID <= 19;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 0, parity disabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00000001",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 20 ---------------------------------------------------
    --   6-bit data, stick odd parity, 2 stop
    TestID <= 20;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 0, parity disabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00000101",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 21 ---------------------------------------------------
    --   7-bit data, even parity, 1 stop
    TestID <= 21;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00011010",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 22 ---------------------------------------------------
    --   7-bit data, even parity, 2 stop
    TestID <= 22;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00011110",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 23 ---------------------------------------------------
    --   7-bit data, odd parity, 1 stop
    TestID <= 23;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00001010",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 24 ---------------------------------------------------
    --   7-bit data, odd parity, 2 stop
    TestID <= 24;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00001110",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品欧美福利在线观看| 99久久免费视频.com| 欧美一级久久久| 日本不卡123| 日韩精品影音先锋| 国产麻豆精品95视频| 亚洲国产精品国自产拍av| 99re这里都是精品| 天天综合网天天综合色| 精品欧美一区二区久久| 国产sm精品调教视频网站| 亚洲久草在线视频| 欧美一区二区三区在线| 国产成人免费视频一区| 曰韩精品一区二区| 亚洲成人7777| 精品国精品国产| av不卡在线观看| 五月天视频一区| 国产精品欧美精品| 欧美日韩成人高清| 国产成人高清视频| 亚洲h在线观看| 国产视频一区在线观看| 欧美亚洲禁片免费| 国产一区二区三区国产| 亚洲综合视频在线| 国产亚洲制服色| 欧美美女一区二区| 成人丝袜视频网| 麻豆中文一区二区| 亚洲精品乱码久久久久久 | 麻豆成人av在线| 国产精品久久久久永久免费观看| 欧美日韩精品一区二区天天拍小说 | 国产中文字幕一区| 亚洲精品午夜久久久| 精品久久久久久久久久久久久久久久久 | 精品精品国产高清a毛片牛牛| 99久久精品国产导航| 久久精品国产99| 亚洲中国最大av网站| 国产亚洲精品超碰| 4hu四虎永久在线影院成人| 成人在线一区二区三区| 久久精品国产精品青草| 亚洲成人自拍偷拍| 国产精品传媒入口麻豆| 久久综合九色综合欧美就去吻| 在线观看视频一区| 成人av午夜影院| 国产一区二区精品久久99| 亚洲成a人片综合在线| 国产精品福利电影一区二区三区四区| 日韩一区二区三区视频在线| 在线观看网站黄不卡| av在线播放一区二区三区| 精品一区二区免费| 免费三级欧美电影| 午夜影视日本亚洲欧洲精品| 自拍偷拍国产亚洲| 国产精品日日摸夜夜摸av| 久久九九全国免费| 久久久国产精华| 欧美大片拔萝卜| 日韩精品自拍偷拍| 欧美成人乱码一区二区三区| 欧美一区二区视频网站| 91精品啪在线观看国产60岁| 欧美日韩成人在线| 欧美一区日韩一区| 制服丝袜亚洲播放| 欧美一二三四区在线| 91精品国产乱码| 日韩一区二区三区四区| 日韩欧美亚洲国产另类 | 成人午夜av影视| 成人性生交大片免费看中文 | 五月综合激情日本mⅴ| 亚洲一区二区三区中文字幕| 亚洲激情在线激情| 亚洲国产人成综合网站| 天天色天天操综合| 久久精品国产一区二区三区免费看 | 国产精品久久午夜| 综合电影一区二区三区 | 亚洲国产另类av| 日本不卡不码高清免费观看| 精品一区二区免费在线观看| 国产精品一区免费在线观看| 大美女一区二区三区| 91免费看`日韩一区二区| 欧美色综合影院| 欧美一个色资源| 国产欧美精品一区二区色综合 | 一区二区欧美在线观看| 亚洲成人资源在线| 韩国一区二区三区| 99精品视频一区二区三区| 欧美三级韩国三级日本三斤| 91精品中文字幕一区二区三区| 精品精品欲导航| 中文字幕亚洲区| 日韩国产精品久久| 国产精品伊人色| 欧美中文字幕久久| 精品1区2区在线观看| 亚洲视频小说图片| 日产国产欧美视频一区精品| 国产.欧美.日韩| 欧美日韩中文精品| 国产欧美一区二区三区沐欲| 一区二区三区精品在线| 麻豆高清免费国产一区| 91美女视频网站| 精品国产亚洲在线| 亚洲最新视频在线播放| 狠狠色丁香婷婷综合| 欧美午夜在线观看| 亚洲国产精品黑人久久久| 午夜不卡av在线| 99精品偷自拍| 久久精品亚洲麻豆av一区二区| 亚洲图片欧美视频| 国产成人午夜精品5599| 欧美久久久影院| ㊣最新国产の精品bt伙计久久| 免费的成人av| 在线免费亚洲电影| 国产亚洲短视频| 蜜桃av一区二区三区电影| 91黄色免费看| 国产欧美精品日韩区二区麻豆天美| 亚洲午夜免费福利视频| www.性欧美| 久久精品亚洲麻豆av一区二区 | av网站免费线看精品| 日韩欧美国产不卡| 亚洲1区2区3区4区| 972aa.com艺术欧美| 日本一区免费视频| 久久99久久久久| 欧美精品第1页| 亚洲午夜视频在线观看| 91理论电影在线观看| 国产精品午夜在线| 国产精品66部| 欧美精品一区男女天堂| 秋霞电影一区二区| 在线成人av影院| 亚洲v中文字幕| 欧美性一区二区| 亚洲精品国产精华液| 91麻豆精品一区二区三区| 亚洲欧美一区二区视频| 成人亚洲一区二区一| 国产精品无遮挡| 国产成人综合精品三级| 久久久亚洲精品石原莉奈| 久草精品在线观看| 精品少妇一区二区| 九一九一国产精品| 久久久精品影视| 国产精品亚洲第一| 国产欧美日韩激情| 成人av在线资源| 亚洲女人小视频在线观看| 99精品久久99久久久久| 亚洲乱码国产乱码精品精的特点| 波多野洁衣一区| 亚洲男人的天堂在线观看| 一本一道久久a久久精品| 综合色中文字幕| 在线亚洲一区二区| 亚洲www啪成人一区二区麻豆| 欧美日韩免费不卡视频一区二区三区 | 丰满放荡岳乱妇91ww| 欧美国产综合色视频| 97精品久久久久中文字幕| 一个色在线综合| 8v天堂国产在线一区二区| 精品亚洲免费视频| 国产精品久久久久9999吃药| 91网站在线观看视频| 亚洲午夜精品久久久久久久久| 欧美一级二级在线观看| 国产精品一区二区男女羞羞无遮挡| 中文字幕av不卡| 欧美在线播放高清精品| 美女视频黄 久久| 国产日韩欧美一区二区三区乱码| 97se亚洲国产综合自在线| 亚洲成av人片在线观看| 久久色中文字幕| 92国产精品观看| 日韩av一二三| 国产精品福利影院| 欧美一区二区免费视频| 国产99久久久国产精品潘金 | 91影院在线观看|