亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_top.vhd

?? UART的rs232通信接口VHDL語言
?? VHD
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              UART_top.vhd
--  Title:             UART_top
--  Design Library:    IEEE
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.std_logic_unsigned.all
--  Description:       TOP VHDL file for the UART design
--
--    <Global reset and clock>
--      MR     : Master reset
--      MCLK   : Master clock
--
--    <Processor interface>
--      A      : Address bus
--      DIN    : Data bus input
--      DOUT   : Data but output
--      ADSn   : Address strobe
--      CS     : Chip Select
--      RDn    : Read
--      WRn    : Write
--      DDIS   : Driver disable
--      INTR   : Interrupt
--
--    <Receiver interface>
--      SIN    : Receiver serial input
--      RxRDYn : Receiver ready, low active when RBR data is available
--
--    <Transmitter interface>
--      SOUT   : Transmitter serial output
--      TxRDYn : Transmitter ready, low active when THR is empty
--
--    <Modem interface>
--      DCDn   : Data Carrier Detect
--      CTSn   : Clear To Send
--      DSRn   : Data Set Ready
--      RIn    : Ring Indicator
--      DTRn   : Data Terminal Ready
--      RTSn   : Request To Send
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| D.W. & J.H.       :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_Unsigned.all;

entity Uart_top is
  port (
    -- Global reset and clock
    MR     : in  std_logic; -- Master reset
    MCLK   : in  std_logic; -- Master clock

    -- Processor interface
    A      : in  std_logic_vector(2 downto 0); -- Address bus
    DIN    : in  std_logic_vector(7 downto 0); -- Data bus input
    DOUT   : out std_logic_vector(7 downto 0); -- Data but output
    ADSn   : in  std_logic; -- Address strobe
    CS     : in  std_logic; -- Chip Select
    RDn    : in  std_logic; -- Read
    WRn    : in  std_logic; -- Write
    DDIS   : out std_logic; -- Driver disable
    INTR   : out std_logic; -- Interrupt

    -- Receiver interface
    SIN    : in  std_logic; -- Receiver serial input
    RxRDYn : out std_logic; -- Receiver ready

    -- Transmitter interface
    SOUT   : out std_logic; -- Transmitter serial output
    TxRDYn : out std_logic; -- Transmitter ready

    -- Modem interface
    DCDn   : in  std_logic; -- Data Carrier Detect
    CTSn   : in  std_logic; -- Clear To Send
    DSRn   : in  std_logic; -- Data Set Ready
    RIn    : in  std_logic; -- Ring Indicator
    DTRn   : out std_logic; -- Data Terminal Ready
    RTSn   : out std_logic  -- Request To Send
  );
end Uart_top;

architecture Uart_top_a of Uart_top is
  component Intface
    port (
      -- Global reset and clock
      Reset       : in  std_logic; -- Master reset
      Clk16X      : in  std_logic; -- Master clock
      -- Processor interface
      A           : in  std_logic_vector(2 downto 0); -- Address bus
      DIN         : in  std_logic_vector(7 downto 0); -- Data bus input
      DOUT        : out std_logic_vector(7 downto 0); -- Data but output
      ADSn        : in  std_logic; -- Address strobe
      CS          : in  std_logic; -- Chip Select
      RDn         : in  std_logic; -- Read
      WRn         : in  std_logic; -- Write
      DDIS        : out std_logic; -- Driver disable
      INTR        : out std_logic; -- Interrupt
      -- Registers
      RBR         : in  std_logic_vector(7 downto 0); -- Receiver Buffer Reg
      THR         : out std_logic_vector(7 downto 0); -- Transmitter Holding Reg
      MSR         : in  std_logic_vector(7 downto 0); -- Modem Status Reg
      MCR         : out std_logic_vector(1 downto 0); -- Modem Control Reg
      -- Rising edge of registers read/write strobes
      RbrRDn_re   : out   std_logic; -- pulse indicating rising of RbrRDn_r
      ThrWRn_re   : out   std_logic; -- pulse indicating rising of ThrWRn_r
      LsrRDn_re   : inout std_logic; -- pulse indicating rising of LsrRDn_r
      MsrRDn_re   : inout std_logic; -- pulse indicating rising of MsrRDn_r
      -- Receiver/Transmitter control
      Databits    : out std_logic_vector(1 downto 0);
      Stopbits    : out std_logic_vector(1 downto 0);
      ParityEnable: out std_logic;
      ParityEven  : out std_logic;
      ParityStick : out std_logic;
      TxBreak     : out std_logic;
      -- Receiver/Transmitter status
      RxRDY       : in  std_logic;
      OverrunErr  : in  std_logic;
      ParityErr   : in  std_logic;
      FrameErr    : in  std_logic;
      BreakInt    : in  std_logic;
      THRE        : in  std_logic;
      TEMT        : in  std_logic
    );
  end component;

  component Modem
    port (
      -- Global reset and clock
      Reset      : in  std_logic; -- Master reset
      Clk16X     : in  std_logic; -- Master clock
      -- Registers
      MCR        : in std_logic_vector(1 downto 0);  -- Modem Control Reg
      MSR        : out std_logic_vector(7 downto 0); -- Modem Status Reg
      -- Rising Edge of MSR Read Strobe
      MsrRDn_re  : in std_logic;  -- pulse indicating rising of MsrRDn_r
      -- Modem interface
      DCDn       : in std_logic;  -- Data Carrier Detect
      CTSn       : in std_logic;  -- Clear To Send
      DSRn       : in std_logic;  -- Data Set Ready
      RIn        : in std_logic;  -- Ring Indicator
      DTRn       : out std_logic; -- Data Terminal Ready
      RTSn       : out std_logic  -- Request To Send
    );
  end component;

  component Rxcver
    port (
      -- Global reset and clock
      Reset       : in  std_logic; -- Master reset
      Clk16X      : in  std_logic; -- Master clock
      -- Register RBR
      RBR         : out std_logic_vector(7 downto 0); -- Receiver Buffer Reg
      -- Rising edge of RBR, LSR read strobes
      RbrRDn_re   : in  std_logic; -- pulse indicating rising of RbrRDn_r
      LsrRDn_re   : in  std_logic; -- pulse indicating rising of LsrRDn_r
      -- Receiver input
      SIN         : in  std_logic;
      -- Receiver control
      Databits    : in  std_logic_vector(1 downto 0); -- Data bits length
      ParityEnable: in  std_logic; -- 0= Parity Disabled; 1= Parity Enabled
      ParityEven  : in  std_logic; -- 0= Odd Parity; 1= Even Parity
      ParityStick : in  std_logic; -- 0= Stick Disabled; 1= Stick Enabled
      -- Receiver status
      RxRDY       : out std_logic; -- Receiver data ready to read
      OverrunErr  : out std_logic; -- Receiver overrun error flag
      ParityErr   : out std_logic; -- Receiver parity error flag
      FrameErr    : out std_logic; -- Receiver framing error flag
      BreakInt    : out std_logic  -- Receiver BREAK interrupt flag
    );
  end component;

  component Txmitt
    port (
      -- Global reset and clock
      Reset       : in  std_logic; -- Master reset
      Clk16X      : in  std_logic; -- Master clock
      -- Register THR
      THR         : in  std_logic_vector(7 downto 0); -- Transmitter Holding Reg
      -- Rising edge of THR write strobe
      ThrWRn_re   : in  std_logic; -- pulse indicating rising of ThrWRn_r
      -- Transmitter output
      SOUT        : out std_logic;
      -- Transmitter control
      DataBits    : in  std_logic_vector(1 downto 0);
      StopBits    : in  std_logic_vector(1 downto 0);
      ParityEnable: in  std_logic;
      ParityEven  : in  std_logic;
      ParityStick : in  std_logic;
      TxBreak     : in  std_logic;
      -- Transmitter status
      THRE        : out std_logic;
      TEMT        : out std_logic
    );
  end component;

  signal RBR         : std_logic_vector(7 downto 0);
  signal THR         : std_logic_vector(7 downto 0);
  signal MSR         : std_logic_vector(7 downto 0);
  signal MCR         : std_logic_vector(1 downto 0);

  signal DataBits    : std_logic_vector(1 downto 0);
  signal StopBits    : std_logic_vector(1 downto 0);
  signal ParityEnable: std_logic;
  signal ParityEven  : std_logic;
  signal ParityStick : std_logic;
  signal TxBreak     : std_logic;

  signal ThrWRn_re   : std_logic;
  signal RbrRDn_re   : std_logic;
  signal LsrRDn_re   : std_logic;
  signal MsrRDn_re   : std_logic;

  signal RxRDY       : std_logic;
  signal ParityErr   : std_logic;
  signal FrameErr    : std_logic;
  signal OverrunErr  : std_logic;
  signal BreakInt    : std_logic;

  signal THRE        : std_logic;
  signal TEMT        : std_logic;

begin

  U1: Intface port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Processor interface
    A            => A,
    DIN          => DIN,
    DOUT         => DOUT,
    ADSn         => ADSn,
    CS           => CS,
    RDn          => RDn,
    WRn          => WRn,
    DDIS         => DDIS,
    INTR         => INTR,
    -- Registers
    RBR          => RBR,
    THR          => THR,
    MSR          => MSR,
    MCR          => MCR,
    -- Rising edge of registers read/write strobes
    RbrRDn_re    => RbrRDn_re,
    ThrWRn_re    => ThrWRn_re,
    LsrRDn_re    => LsrRDn_re,
    MsrRDn_re    => MsrRDn_re,
    -- Receiver/Transmitter control
    DataBits     => DataBits,
    StopBits     => StopBits,
    ParityEnable => ParityEnable,
    ParityEven   => ParityEven,
    ParityStick  => ParityStick,
    TxBreak      => TxBreak,
    -- Receiver/Transmitter status
    RxRDY        => RxRDY,
    OverrunErr   => OverrunErr,
    ParityErr    => ParityErr,
    FrameErr     => FrameErr,
    BreakInt     => BreakInt,
    THRE         => THRE,
    TEMT         => TEMT
  );

  U2: Modem port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Registers
    MSR          => MSR,
    MCR          => MCR,
    -- Rising Edge of MSR Read Strobe
    MsrRDn_re    => MsrRDn_re,
    -- Modem interface
    DCDn         => DCDn,
    CTSn         => CTSn,
    DSRn         => DSRn,
    RIn          => RIn,
    DTRn         => DTRn,
    RTSn         => RTSn
  );

  U3: Rxcver port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Register RBR
    RBR          => RBR,
    -- Rising edge of RBR, LSR read strobes
    RbrRDn_re    => RbrRDn_re,
    LsrRDn_re    => LsrRDn_re,
    -- Receiver input
    SIN          => SIN,
    -- Receiver control
    Databits     => Databits,
    ParityEnable => ParityEnable,
    ParityEven   => ParityEven,
    ParityStick  => ParityStick,
    -- Receiver status
    RxRDY        => RxRDY,
    OverrunErr   => OverrunErr,
    ParityErr    => ParityErr,
    FrameErr     => FrameErr,
    BreakInt     => BreakInt
  );

  U4: Txmitt port map(
    -- Global reset and clock
    Reset        => MR,
    Clk16X       => MCLK,
    -- Register THR
    THR          => THR,
    -- Rising edge of THR write strobe
    ThrWRn_re    => ThrWRn_re,
    -- Transmitter control
    DataBits     => DataBits,
    StopBits     => StopBits,
    ParityEnable => ParityEnable,
    ParityEven   => ParityEven,
    ParityStick  => ParityStick,
    TxBreak      => TxBreak,
    -- Transmitter output
    SOUT         => SOUT,
    -- Transmitter status
    THRE         => THRE,
    TEMT         => TEMT
  );

  -- TxRDYn, RxRDYn is low active output
  TxRDYn <= not THRE;
  RxRDYn <= not RxRDY;

end UART_top_a;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩精品一区二区三区三区免费| www.在线成人| 日韩一区二区精品在线观看| 天天综合色天天| 宅男噜噜噜66一区二区66| 石原莉奈在线亚洲三区| 欧美电影免费观看高清完整版| 精品一区二区免费视频| 欧美激情中文不卡| 99精品黄色片免费大全| 亚洲综合男人的天堂| 欧美一区二区福利在线| 韩国女主播一区| 中文字幕一区二区三区视频 | 欧美成人精品高清在线播放| 久久99国产精品尤物| 中文字幕欧美区| 色久优优欧美色久优优| 麻豆精品蜜桃视频网站| 久久精品视频免费| 91福利精品第一导航| 久久不见久久见免费视频7 | 欧美精品久久天天躁| 久草中文综合在线| 亚洲欧美日韩在线播放| 亚洲一级电影视频| 欧美精品粉嫩高潮一区二区| 国产精品小仙女| 亚洲综合在线视频| 精品久久久久久综合日本欧美| 色综合亚洲欧洲| 久久69国产一区二区蜜臀| 亚洲欧美日韩国产综合| 精品国产a毛片| 欧美天堂一区二区三区| 国产成人av电影在线播放| 亚洲mv大片欧洲mv大片精品| 久久久99精品免费观看不卡| 精品视频在线看| 春色校园综合激情亚洲| 日本不卡一区二区三区高清视频| 国产精品成人网| 日韩欧美亚洲国产另类| 在线观看精品一区| 成人免费电影视频| 黄色精品一二区| 三级精品在线观看| 亚洲女同女同女同女同女同69| 久久午夜羞羞影院免费观看| 欧美另类变人与禽xxxxx| 99久久免费国产| 国产乱码精品一区二区三 | 亚洲人被黑人高潮完整版| 日韩精品中文字幕在线不卡尤物 | 欧美日本韩国一区| av电影在线观看不卡| 国内精品第一页| 蜜臀精品久久久久久蜜臀| 亚洲黄色小视频| 国产精品毛片大码女人| 久久无码av三级| 精品免费视频一区二区| 亚洲综合免费观看高清完整版在线| 国产日韩av一区| 久久久久久久久久电影| 欧美videos大乳护士334| 欧美一区二区三区播放老司机| 在线视频国内一区二区| 91黄色在线观看| 色综合婷婷久久| 色偷偷一区二区三区| 91免费精品国自产拍在线不卡| 成人精品视频.| 成人黄色小视频| 成人激情校园春色| av中文字幕在线不卡| 不卡视频免费播放| 9i看片成人免费高清| 91丨porny丨蝌蚪视频| 91蝌蚪porny九色| 欧美性猛交xxxx黑人交| 欧美综合在线视频| 欧美视频日韩视频在线观看| 欧美性淫爽ww久久久久无| 欧美日韩国产精品自在自线| 精品不卡在线视频| 91精品国产综合久久蜜臀| 91精品国产麻豆| 日韩一区二区三区精品视频| 精品国产一区二区国模嫣然| 国产欧美精品在线观看| 中文字幕第一区第二区| 亚洲日本在线视频观看| 高清在线观看日韩| 91视频www| 欧美精品黑人性xxxx| 日韩欧美黄色影院| 亚洲国产高清aⅴ视频| 亚洲精品老司机| 麻豆精品久久久| 波多野结衣在线aⅴ中文字幕不卡| 91浏览器在线视频| 欧美一区二区三区爱爱| 日本一区二区免费在线观看视频| 亚洲丝袜制服诱惑| 蜜桃视频一区二区| 白白色 亚洲乱淫| 欧美日韩国产天堂| 久久夜色精品国产噜噜av| 亚洲欧美色图小说| 免费成人性网站| 91免费看片在线观看| 日韩欧美一级在线播放| 自拍偷拍国产亚洲| 另类欧美日韩国产在线| 99精品视频在线免费观看| 欧美一区二区三区小说| 国产精品毛片无遮挡高清| 日韩电影在线一区二区| 国产福利一区二区| 3atv一区二区三区| 国产精品久99| 国内成人自拍视频| 欧美三级电影网| 国内偷窥港台综合视频在线播放| 成人av影院在线| 精品国产免费一区二区三区香蕉| 亚洲激情自拍偷拍| 国产精品系列在线播放| 欧美日韩激情一区二区| 亚洲色图欧洲色图婷婷| 国产综合一区二区| 4438x亚洲最大成人网| 亚洲乱码中文字幕| 国产成人精品免费网站| 日韩一区二区三区精品视频| 一区二区在线观看免费视频播放| 国产999精品久久| 精品国产一区久久| 免费观看成人av| 欧美浪妇xxxx高跟鞋交| 综合欧美一区二区三区| 国产精品一区二区男女羞羞无遮挡| 欧美在线不卡一区| 亚洲人成小说网站色在线 | 国产成人日日夜夜| 日韩一级大片在线观看| 午夜精品久久久久久| 色婷婷av一区二区三区gif| 国产精品第13页| 床上的激情91.| 久久久99免费| 国产成人自拍在线| 久久美女高清视频| 激情图片小说一区| 日韩精品中文字幕一区| 奇米精品一区二区三区在线观看| 欧美日韩激情一区二区三区| 亚洲午夜久久久久久久久久久| 91一区二区在线观看| 丁香网亚洲国际| 久久久久久麻豆| 国产一区二区在线电影| 久久这里只有精品6| 精品一区二区三区香蕉蜜桃| 精品精品国产高清a毛片牛牛| 看电影不卡的网站| 久久久久久久久一| 成人一级片网址| 亚洲色大成网站www久久九九| 色综合久久中文综合久久牛| 亚洲人成7777| 精品视频免费在线| 日韩二区在线观看| 亚洲精品一线二线三线| 国产一区二区三区在线观看免费视频| 精品国产一二三| 国产成人a级片| 亚洲色图19p| 欧美乱妇15p| 极品少妇xxxx精品少妇| 久久中文娱乐网| 91伊人久久大香线蕉| 亚洲午夜av在线| 日韩女同互慰一区二区| 国产高清视频一区| 亚洲制服丝袜一区| 日韩免费看网站| 成人av电影免费在线播放| 一区二区三区在线播| 欧美一区二区三区啪啪| 国产一区二区在线视频| 国产精品久久久久久久久免费相片 | 成人污视频在线观看| 一区二区三区美女| 日韩欧美一区在线观看| 成人污视频在线观看| 亚洲va天堂va国产va久| 欧美mv日韩mv国产网站| 成人动漫视频在线|