亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_int_tb.vhd

?? UART的rs232通信接口VHDL語言
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_int_tb.vhd
--  Title:             uart_int_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top Prioritized Interrupt testing
--                     ==========================================================
--                     ======    Prioritized Interrupt Control Functions    =====
--                     ==========================================================
--                     Priority  Interrupt Type  Interrupt Source   Reset Control
--                      Level
--                     ==========================================================
--                     Highest   Receiver Line   Overrun Error      Reading LSR
--                                Status         Parity Error
--                                               Framing Error
--                                               BreakInt Error
--                     ----------------------------------------------------------
--                     Second    Receiver Data   Receiver Data      Reading RBR
--                               Available       Available
--                     ----------------------------------------------------------
--                     Third     Transmitter     Transmitter        Reading IIR
--                               Hold Register   Hold Register      or
--                               Empty           Empty              Writing THR
--                     ----------------------------------------------------------
--                     Lowest    Modem Status    Clear to Send      Reading MSR
--                                               Data Set Ready
--                                               Ring Indicator
--                                               Data Carrier Detect
--                     ==========================================================
--                     There are 6 tests in the following combinations:
--                     Test 1 : Level 1 interrupt test
--                     Test 2 : Level 2 interrupt test
--                     Test 3 : Level 3 interrupt test
--                     Test 4 : Level 4 interrupt test
--                     Test 5 : Mixed level 1,2 interrupt test
--                     Test 6 : Mixed 1evel 1,2,3 interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| D.W. & J.H.       :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity uart_int_tb is
end uart_int_tb;

architecture behavior of uart_int_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0';  -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;
  signal EOT              : boolean   := false;
  signal intLevel         : integer   := 0;
  
begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
    EOT <= False,
           True after 50 ns;
           
    -- Test 1 ----------------------------------------------------
    --   Level 1 interrupt test
    --   Receiver Line Status Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 2 ----------------------------------------------------
    --   Level 2 interrupt test
    --   Receiver Data Available Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010011",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 3 ----------------------------------------------------
    --   Level 3 interrupt test
    --   Transmitter Holding Register Empty Interrupt test

    --   (Do nothing here for this test)

    -- Test 4 ----------------------------------------------------
    --   Level 4 interrupt test
    --   MODEM Status Interrupt test

    --   (Do nothing here for this test)

    -- Test 5 ----------------------------------------------------
    --   Mixed level 1,2 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 6 ----------------------------------------------------
    --   Mixed level 1,2,3 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- end of tests ----------------------------------------------
    wait;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三区中文字幕在线观看| 欧美丝袜丝交足nylons图片| 偷偷要91色婷婷| 一区二区在线观看免费 | 欧美日韩国产高清一区二区三区 | 国产伦精一区二区三区| 免费在线观看成人| 久久国产尿小便嘘嘘尿| 久久精品国产在热久久| 黑人精品欧美一区二区蜜桃| 国内成人自拍视频| 成人av网站在线观看免费| 9i在线看片成人免费| 色综合婷婷久久| 欧美日韩一本到| 日韩精品一区二区三区在线| 欧美哺乳videos| 国产人成亚洲第一网站在线播放| 久久亚洲综合av| 亚洲日本免费电影| 日韩电影在线免费| 国产麻豆成人精品| 91社区在线播放| 欧美高清视频www夜色资源网| 日韩欧美的一区| 国产女人aaa级久久久级| 亚洲精品中文在线| 天天色综合天天| 国产成人av一区二区| 在线视频一区二区三区| 日韩精品中午字幕| 综合婷婷亚洲小说| 久久爱另类一区二区小说| 成人午夜在线免费| 欧美老人xxxx18| 国产女主播视频一区二区| 一区二区三区欧美久久| 国产一区二区三区综合| 欧美日韩视频一区二区| 国产午夜精品一区二区三区嫩草| 亚洲精品国久久99热| 激情综合网最新| 在线精品视频一区二区| 久久综合九色综合97婷婷女人| 亚洲色图在线看| 国产精品一区二区在线播放| 在线免费av一区| 国产精品私人影院| 日韩精品三区四区| 日本丰满少妇一区二区三区| 久久免费视频色| 日韩激情在线观看| 欧美亚洲一区三区| 亚洲欧洲av在线| 国产精品18久久久久久久久久久久| 色88888久久久久久影院按摩 | 91伊人久久大香线蕉| 久久青草国产手机看片福利盒子| 性感美女极品91精品| 91色在线porny| 国产精品黄色在线观看| 国产麻豆91精品| 欧美一区二区视频网站| 亚洲国产另类av| 99re亚洲国产精品| 国产精品美女久久久久久久久久久 | 亚洲精品高清在线| 国产伦精一区二区三区| 精品精品欲导航| 日本不卡中文字幕| 欧美精品第1页| 午夜精品久久久久久久| 欧美午夜不卡在线观看免费| 一区二区三区精品久久久| 色香蕉久久蜜桃| 亚洲乱码国产乱码精品精98午夜 | 久久国产精品色| 91麻豆精品国产91久久久久久久久 | 久久久久99精品一区| 看片网站欧美日韩| 精品日韩av一区二区| 国内精品视频666| 久久久国产精华| 国产成人亚洲精品狼色在线| 日本一区二区三级电影在线观看| 国产99一区视频免费| 国产精品入口麻豆九色| 97国产一区二区| 一区二区三区美女| 欧美一区二区视频网站| 国产在线播精品第三| 国产网红主播福利一区二区| 成人av资源下载| 亚洲综合色网站| 欧美一区国产二区| 国产高清亚洲一区| 亚洲欧美福利一区二区| 欧美在线观看禁18| 麻豆精品在线播放| 中文字幕免费在线观看视频一区| 99久久精品费精品国产一区二区| 亚洲国产精品综合小说图片区| 91精品国产丝袜白色高跟鞋| 国产一区不卡在线| 亚洲综合免费观看高清完整版在线| 欧美视频一区二区三区四区| 久久99国产精品免费| 国产精品久线观看视频| 精品1区2区3区| 国产做a爰片久久毛片| 1区2区3区欧美| 91精品久久久久久久91蜜桃 | 欧日韩精品视频| 国产一区二区在线免费观看| 一区二区成人在线| ww久久中文字幕| 日本道免费精品一区二区三区| 免费视频最近日韩| 亚洲精品乱码久久久久久黑人| 日韩视频在线观看一区二区| 91小宝寻花一区二区三区| 蜜芽一区二区三区| 亚洲精品亚洲人成人网在线播放| 欧美一级精品大片| 91天堂素人约啪| 国产精品一区一区| 日本 国产 欧美色综合| 亚洲日本护士毛茸茸| 久久精品视频一区二区| 欧美丰满少妇xxxxx高潮对白| av电影在线观看不卡| 国产在线精品一区二区三区不卡| 亚洲综合另类小说| 国产精品久久久久久久久免费相片| 777午夜精品免费视频| 91蜜桃在线观看| 福利一区二区在线观看| 极品少妇一区二区| 久久机这里只有精品| 日韩制服丝袜av| 五月婷婷久久丁香| 一区二区不卡在线视频 午夜欧美不卡在 | 爽好多水快深点欧美视频| 亚洲视频在线一区| 国产精品久久久久天堂| 久久久.com| 26uuu亚洲| 日韩免费观看2025年上映的电影 | 国产黄人亚洲片| 久久99热这里只有精品| 日本美女一区二区三区| 日韩精品色哟哟| 免费欧美高清视频| 日本不卡一区二区三区| 天堂久久一区二区三区| 亚洲第一激情av| 亚洲成人一区二区在线观看| 亚洲成av人片一区二区三区| 亚洲精品水蜜桃| 亚洲自拍偷拍麻豆| 亚洲电影视频在线| 视频在线观看一区| 麻豆精品一二三| 国产乱理伦片在线观看夜一区| 国产美女主播视频一区| 国产激情偷乱视频一区二区三区| 国产一区二区剧情av在线| 国产91对白在线观看九色| 成人一区二区视频| 波多野结衣中文字幕一区| 色噜噜狠狠一区二区三区果冻| 色哟哟欧美精品| 欧美一区二区观看视频| 久久久一区二区三区| 中文字幕在线一区| 亚洲国产美女搞黄色| 日韩精品五月天| 春色校园综合激情亚洲| 99国产一区二区三精品乱码| 成人va在线观看| 欧美日韩在线一区二区| 精品国免费一区二区三区| 国产精品久线在线观看| 亚洲成av人片在线| 国产精品亚洲综合一区在线观看| 成人国产精品免费网站| 在线成人免费视频| 欧美国产日韩在线观看| 亚洲1区2区3区视频| 国产一区二区精品久久99| 91看片淫黄大片一级在线观看| 欧美日韩精品欧美日韩精品一 | 欧美日韩国产精选| 国产女主播视频一区二区| 亚洲一区影音先锋| 国产精品99久久久| 337p亚洲精品色噜噜| 亚洲视频一区二区免费在线观看| 天堂va蜜桃一区二区三区漫画版| 高清成人在线观看|