亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_int_tb.vhd

?? UART的rs232通信接口VHDL語言
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_int_tb.vhd
--  Title:             uart_int_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top Prioritized Interrupt testing
--                     ==========================================================
--                     ======    Prioritized Interrupt Control Functions    =====
--                     ==========================================================
--                     Priority  Interrupt Type  Interrupt Source   Reset Control
--                      Level
--                     ==========================================================
--                     Highest   Receiver Line   Overrun Error      Reading LSR
--                                Status         Parity Error
--                                               Framing Error
--                                               BreakInt Error
--                     ----------------------------------------------------------
--                     Second    Receiver Data   Receiver Data      Reading RBR
--                               Available       Available
--                     ----------------------------------------------------------
--                     Third     Transmitter     Transmitter        Reading IIR
--                               Hold Register   Hold Register      or
--                               Empty           Empty              Writing THR
--                     ----------------------------------------------------------
--                     Lowest    Modem Status    Clear to Send      Reading MSR
--                                               Data Set Ready
--                                               Ring Indicator
--                                               Data Carrier Detect
--                     ==========================================================
--                     There are 6 tests in the following combinations:
--                     Test 1 : Level 1 interrupt test
--                     Test 2 : Level 2 interrupt test
--                     Test 3 : Level 3 interrupt test
--                     Test 4 : Level 4 interrupt test
--                     Test 5 : Mixed level 1,2 interrupt test
--                     Test 6 : Mixed 1evel 1,2,3 interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| D.W. & J.H.       :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity uart_int_tb is
end uart_int_tb;

architecture behavior of uart_int_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0';  -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;
  signal EOT              : boolean   := false;
  signal intLevel         : integer   := 0;
  
begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
    EOT <= False,
           True after 50 ns;
           
    -- Test 1 ----------------------------------------------------
    --   Level 1 interrupt test
    --   Receiver Line Status Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 2 ----------------------------------------------------
    --   Level 2 interrupt test
    --   Receiver Data Available Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010011",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 3 ----------------------------------------------------
    --   Level 3 interrupt test
    --   Transmitter Holding Register Empty Interrupt test

    --   (Do nothing here for this test)

    -- Test 4 ----------------------------------------------------
    --   Level 4 interrupt test
    --   MODEM Status Interrupt test

    --   (Do nothing here for this test)

    -- Test 5 ----------------------------------------------------
    --   Mixed level 1,2 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 6 ----------------------------------------------------
    --   Mixed level 1,2,3 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- end of tests ----------------------------------------------
    wait;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产日韩av| 日韩一区二区电影| 国产精品美女久久久久aⅴ国产馆 国产精品美女久久久久av爽李琼 国产精品美女久久久久高潮 | 国产欧美综合在线| 国产成人午夜99999| 国产日韩欧美激情| 91色在线porny| 亚洲高清视频中文字幕| 在线不卡欧美精品一区二区三区| 亚洲第一狼人社区| 日韩欧美的一区| 岛国av在线一区| 亚洲欧美日韩国产综合在线 | 久久精品国产精品亚洲综合| 日韩一区二区三| 国产91在线观看| 夜夜嗨av一区二区三区四季av| 欧美日韩激情一区二区三区| 奇米一区二区三区av| 久久精品视频免费| 色天天综合色天天久久| 午夜伊人狠狠久久| 国产亚洲婷婷免费| 在线观看成人免费视频| 美女视频网站黄色亚洲| 中文字幕av一区 二区| 欧美视频一区二区三区| 国产一区二区三区免费在线观看| 最好看的中文字幕久久| 欧美日韩国产精选| 粉嫩在线一区二区三区视频| 一区二区三区免费观看| 欧美成人三级电影在线| 91麻豆swag| 久久精品72免费观看| 国产女同性恋一区二区| 欧美精品色综合| av一区二区不卡| 毛片av一区二区| 亚洲精品乱码久久久久久久久| 精品久久99ma| 欧美日韩一区二区三区不卡| 国产99久久久国产精品潘金| 五月激情综合婷婷| 最新高清无码专区| 久久久青草青青国产亚洲免观| 欧美伊人久久久久久久久影院| 国产激情一区二区三区四区| 亚洲成av人**亚洲成av**| 国产精品欧美一区二区三区| 日韩欧美一区在线| 欧美日韩大陆一区二区| 91麻豆国产香蕉久久精品| 国产精品亚洲专一区二区三区 | 亚洲精品中文在线影院| 久久综合成人精品亚洲另类欧美| 欧美性一区二区| 波多野结衣中文一区| 韩国精品一区二区| 免费看欧美女人艹b| 亚洲制服丝袜在线| 亚洲欧美日韩综合aⅴ视频| 精品国产a毛片| 欧美一区二区三区啪啪| 在线观看国产日韩| 91久久人澡人人添人人爽欧美| 成人性生交大合| 国产激情精品久久久第一区二区| 久久精品国产澳门| 美女视频网站黄色亚洲| 日韩和欧美的一区| 日本免费在线视频不卡一不卡二| 亚洲影院免费观看| 亚洲伊人伊色伊影伊综合网| 日韩一区在线播放| 中文字幕日本不卡| 亚洲男女毛片无遮挡| 中文字幕国产一区二区| 欧美经典一区二区三区| 亚洲人成网站影音先锋播放| 国产精品久久久久久久久免费相片| 欧美精品一区视频| 国产欧美日韩综合| 久久精品一级爱片| 欧美国产精品一区| 国产精品国产三级国产| 中文字幕的久久| 亚洲视频在线一区观看| 亚洲精品中文字幕乱码三区| 亚洲精品菠萝久久久久久久| 亚洲精品视频在线| 午夜视黄欧洲亚洲| 久久国产欧美日韩精品| 极品销魂美女一区二区三区| 国模少妇一区二区三区| 成人深夜在线观看| 91福利区一区二区三区| 欧美日韩精品一区二区三区四区| 欧美一区二区三区人| 欧美www视频| 国产精品久久久99| 亚洲综合图片区| 日韩成人精品在线| 国产成人在线观看免费网站| 成人动漫中文字幕| 欧美日韩另类国产亚洲欧美一级| 日韩免费在线观看| 国产精品电影院| 性做久久久久久| 国产一区二区三区久久久| 成人黄色电影在线| 欧美日本乱大交xxxxx| 亚洲精品一区二区三区福利| 日本一区二区视频在线| 亚洲黄色免费电影| 国产一区二区三区四区五区入口| 97aⅴ精品视频一二三区| 欧美乱熟臀69xxxxxx| 久久久影视传媒| 亚洲va中文字幕| 国产精品1区二区.| 欧美三级欧美一级| 亚洲国产精品精华液ab| 一级中文字幕一区二区| 黄色日韩网站视频| 欧美理论在线播放| 亚洲国产精品高清| 免费成人你懂的| 色久优优欧美色久优优| 精品黑人一区二区三区久久| 亚洲区小说区图片区qvod| 久久精品国产在热久久| 在线欧美日韩国产| 久久午夜免费电影| 蜜桃av噜噜一区二区三区小说| 99这里都是精品| 久久综合五月天婷婷伊人| 一区二区三区精品视频在线| 国产一区二区不卡| 欧美喷水一区二区| 亚洲色图在线视频| 丁香婷婷综合网| 精品人在线二区三区| 五月婷婷激情综合网| 91在线精品秘密一区二区| 久久久久97国产精华液好用吗 | 日韩成人av影视| 色网站国产精品| 国产精品美女久久久久久| 韩国午夜理伦三级不卡影院| 宅男在线国产精品| 亚洲午夜国产一区99re久久| 97精品久久久久中文字幕| 久久精品视频免费观看| 精品一区二区三区久久| 日韩视频中午一区| 日韩成人精品在线观看| 欧美日韩精品一区视频| 亚洲在线免费播放| 欧美视频自拍偷拍| 一区二区理论电影在线观看| 91色在线porny| 一区在线播放视频| proumb性欧美在线观看| 国产欧美一区视频| 成人一道本在线| 国产精品每日更新| 91美女在线视频| 一区二区三区四区视频精品免费 | 中文字幕字幕中文在线中不卡视频| 国产99久久久久| 国产精品美女www爽爽爽| 岛国一区二区在线观看| 国产精品久久久久影视| av一区二区不卡| 亚洲一线二线三线视频| 欧美在线影院一区二区| 午夜影院久久久| 欧美一卡2卡3卡4卡| 免费高清在线视频一区·| 欧美草草影院在线视频| 国产呦精品一区二区三区网站| 久久九九全国免费| 成人av免费网站| 亚洲午夜一区二区| 日韩欧美国产综合| 国产福利91精品一区| 国产精品嫩草影院com| 色婷婷av一区二区三区大白胸| 亚洲777理论| 欧美成人精品1314www| 国产风韵犹存在线视精品| 欧美激情一区二区三区在线| www.性欧美| 亚洲成人中文在线| 久久久亚洲高清| 91色九色蝌蚪| 奇米888四色在线精品| 久久蜜臀中文字幕| 色成人在线视频|