亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart1.v

?? Altera公司開發(fā)板2s60 CF卡通用例程(初始化、讀、寫、測試等)
?? V
?? 第 1 頁 / 共 3 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module uart1_log_module (
                          // inputs:
                           clk,
                           data,
                           strobe,
                           valid
                        );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_log_module.txt");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 // Send \n (linefeed) instead of \r (^M, Carriage Return)...
         $fwrite (text_handle, "%s", ((data == 8'hd) ? 8'ha : data));
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_tx (
                  // inputs:
                   baud_divisor,
                   begintransfer,
                   clk,
                   clk_en,
                   do_force_break,
                   reset_n,
                   status_wr_strobe,
                   tx_data,
                   tx_wr_strobe,

                  // outputs:
                   tx_overrun,
                   tx_ready,
                   tx_shift_empty,
                   txd
                );

  output           tx_overrun;
  output           tx_ready;
  output           tx_shift_empty;
  output           txd;
  input   [  8: 0] baud_divisor;
  input            begintransfer;
  input            clk;
  input            clk_en;
  input            do_force_break;
  input            reset_n;
  input            status_wr_strobe;
  input   [  7: 0] tx_data;
  input            tx_wr_strobe;

  reg              baud_clk_en;
  reg     [  8: 0] baud_rate_counter;
  wire             baud_rate_counter_is_zero;
  reg              do_load_shifter;
  wire             do_shift;
  reg              pre_txd;
  wire             shift_done;
  wire    [  9: 0] tx_load_val;
  reg              tx_overrun;
  reg              tx_ready;
  reg              tx_shift_empty;
  wire             tx_shift_reg_out;
  wire    [  9: 0] tx_shift_register_contents;
  wire             tx_wr_strobe_onset;
  reg              txd;
  wire    [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
  reg     [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_wr_strobe_onset = tx_wr_strobe && begintransfer;
  assign tx_load_val = {{1 {1'b1}},
    tx_data,
    1'b0};

  assign shift_done = ~(|tx_shift_register_contents);
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          do_load_shifter <= 0;
      else if (clk_en)
          do_load_shifter <= (~tx_ready) && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_ready <= 1'b1;
      else if (clk_en)
          if (tx_wr_strobe_onset)
              tx_ready <= 0;
          else if (do_load_shifter)
              tx_ready <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_overrun <= 0;
      else if (clk_en)
          if (status_wr_strobe)
              tx_overrun <= 0;
          else if (~tx_ready && tx_wr_strobe_onset)
              tx_overrun <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_shift_empty <= 1'b1;
      else if (clk_en)
          tx_shift_empty <= tx_ready && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_rate_counter <= 0;
      else if (clk_en)
          if (baud_rate_counter_is_zero || do_load_shifter)
              baud_rate_counter <= baud_divisor;
          else 
            baud_rate_counter <= baud_rate_counter - 1;
    end


  assign baud_rate_counter_is_zero = baud_rate_counter == 0;
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_clk_en <= 0;
      else if (clk_en)
          baud_clk_en <= baud_rate_counter_is_zero;
    end


  assign do_shift = baud_clk_en  && 
    (~shift_done) && 
    (~do_load_shifter);

  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          pre_txd <= 1;
      else if (~shift_done)
          pre_txd <= tx_shift_reg_out;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          txd <= 1;
      else if (clk_en)
          txd <= pre_txd & ~do_force_break;
    end


  //_reg, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= 0;
      else if (clk_en)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
    end


  assign unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in = (do_load_shifter)? tx_load_val :
    (do_shift)? {1'b0,
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[9 : 1]} :
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;

  assign tx_shift_register_contents = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_shift_reg_out = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[0];


endmodule


module uart1_rx_stimulus_source_character_source_rom_module (
                                                              // inputs:
                                                               clk,
                                                               incr_addr,
                                                               reset_n,

                                                              // outputs:
                                                               new_rom,
                                                               q,
                                                               safe
                                                            );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 10: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [1023: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end


   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemh("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_rx_stimulus_source (
                                  // inputs:
                                   baud_divisor,
                                   clk,
                                   clk_en,
                                   reset_n,
                                   rx_char_ready,
                                   rxd,

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产一区欧美日韩| 亚洲人午夜精品天堂一二香蕉| 日韩av二区在线播放| 欧美乱妇15p| 精品在线一区二区| 久久婷婷久久一区二区三区| 国产成人av电影免费在线观看| 国产精品理论在线观看| 在线观看亚洲a| 免费成人结看片| 欧美激情一区二区三区不卡 | 99国产欧美另类久久久精品| 亚洲视频在线观看三级| 欧美日韩三级一区| 国产美女一区二区三区| 中文字幕欧美一| 欧美日本在线看| 国产一区啦啦啦在线观看| 17c精品麻豆一区二区免费| 欧美日韩黄色影视| 国产激情视频一区二区在线观看| 成人欧美一区二区三区视频网页| 欧美另类高清zo欧美| 国产原创一区二区| 亚洲一区免费在线观看| 久久色在线观看| 色94色欧美sute亚洲线路一ni| 青青草原综合久久大伊人精品优势| 欧美国产1区2区| 欧美丰满少妇xxxxx高潮对白| 丁香一区二区三区| 日韩在线一区二区三区| 国产精品拍天天在线| 9191精品国产综合久久久久久| 成人免费视频app| 美洲天堂一区二卡三卡四卡视频| 亚洲日本欧美天堂| 精品嫩草影院久久| 欧美区一区二区三区| 波多野洁衣一区| 精品在线观看视频| 亚洲高清视频中文字幕| 中文字幕在线一区二区三区| 欧美一个色资源| 欧美无乱码久久久免费午夜一区 | 亚洲欧美日韩在线| 国产亚洲视频系列| 91精品国产色综合久久| 91久久人澡人人添人人爽欧美 | 成人性生交大合| 免费不卡在线观看| 亚洲一级在线观看| 亚洲精品国产高清久久伦理二区| 国产午夜精品美女毛片视频| 91精品在线观看入口| 色狠狠综合天天综合综合| 高清国产一区二区| 国产剧情一区在线| 另类人妖一区二区av| 亚洲成年人影院| 亚洲黄色在线视频| 亚洲另类春色校园小说| 中文字幕欧美一区| 国产精品美女久久久久aⅴ国产馆 国产精品美女久久久久av爽李琼 国产精品美女久久久久高潮 | 亚洲图片一区二区| 日韩av一区二区在线影视| 国产精品久久久久久久久久免费看| 久久久激情视频| 日韩欧美成人激情| 日韩一区二区三| 91精品国产综合久久精品app| 欧美日韩精品一区视频| 欧美吞精做爰啪啪高潮| 欧美日韩中文国产| 欧美日韩国产一级二级| 欧美少妇bbb| 欧美美女喷水视频| 日韩一区二区三区高清免费看看| 91精品国产综合久久婷婷香蕉| 欧美日韩精品一区二区三区 | 国产一区二区三区精品视频| 麻豆国产一区二区| 国产一区二区在线观看视频| 久久国产麻豆精品| 国产乱码精品一区二区三| 国产精华液一区二区三区| 国产精品亚洲成人| 不卡在线观看av| 91行情网站电视在线观看高清版| 色94色欧美sute亚洲线路一ni | 日韩欧美一二三四区| 欧美va亚洲va国产综合| 久久久久国产精品麻豆| 国产精品色哟哟| 亚洲影院理伦片| 日本亚洲最大的色成网站www| 激情图片小说一区| 国产成人免费视频精品含羞草妖精| 不卡的av中国片| 欧美午夜精品免费| 日韩欧美在线网站| 中文字幕精品在线不卡| 亚洲综合在线视频| 美女在线一区二区| www.一区二区| 欧美日韩国产在线播放网站| 欧美精品一区二区精品网| 中文字幕亚洲欧美在线不卡| 亚洲午夜在线观看视频在线| 麻豆精品久久精品色综合| 成人国产精品免费网站| 欧美日韩成人综合| 亚洲国产电影在线观看| 亚洲国产中文字幕| 国产精品1024久久| 欧美揉bbbbb揉bbbbb| 久久精品在线免费观看| 亚洲小少妇裸体bbw| 国产高清久久久久| 51精品视频一区二区三区| 中文字幕成人av| 日韩影视精彩在线| 94-欧美-setu| 久久先锋影音av| 亚洲成人777| eeuss国产一区二区三区| 日韩精品最新网址| 亚洲一区在线免费观看| 丰满亚洲少妇av| 日韩免费成人网| 亚洲国产综合在线| 91亚洲精品久久久蜜桃网站 | 国产欧美日韩一区二区三区在线观看 | 国内精品国产成人| 欧美精品久久久久久久多人混战| 欧美经典一区二区| 毛片av一区二区三区| 欧美亚洲禁片免费| 1024成人网| 国产a精品视频| 精品国产麻豆免费人成网站| 亚洲国产成人av网| 日本精品视频一区二区三区| 国产精品久久久久久久久动漫| 精品中文字幕一区二区小辣椒| 8x8x8国产精品| 午夜欧美大尺度福利影院在线看| 99精品黄色片免费大全| 欧美激情资源网| 国产精品亚洲成人| 久久人人爽人人爽| 久久er精品视频| 精品日韩在线一区| 免费人成在线不卡| 日韩精品一区二区三区中文精品| 日本色综合中文字幕| 欧美久久久久免费| 亚洲第一电影网| 欧美日本一区二区| 日韩成人精品视频| 91精品国产91久久久久久一区二区 | 亚洲欧洲日韩一区二区三区| 丰满白嫩尤物一区二区| 国产三级三级三级精品8ⅰ区| 激情久久五月天| 久久综合色天天久久综合图片| 久草在线在线精品观看| 久久久综合网站| 国产成人免费av在线| 国产精品国产三级国产有无不卡| 北条麻妃国产九九精品视频| 国产精品午夜在线观看| 成人av影院在线| 一二三四社区欧美黄| 欧美亚日韩国产aⅴ精品中极品| 亚洲永久精品国产| 日韩欧美在线一区二区三区| 韩国精品在线观看| 日本一区二区高清| 在线亚洲欧美专区二区| 天天爽夜夜爽夜夜爽精品视频| 欧美精品99久久久**| 久久成人综合网| 日本一区二区视频在线观看| bt7086福利一区国产| 亚洲图片自拍偷拍| 日韩一级免费一区| 成人中文字幕电影| 亚洲综合激情网| 欧美一区二区三区四区视频| 久久99国产乱子伦精品免费| 国产婷婷色一区二区三区四区| 91在线免费视频观看| 免费观看91视频大全| 欧美高清在线一区| 欧美久久免费观看| 成人免费高清视频在线观看| 亚洲综合视频在线| 久久亚洲影视婷婷| 一本一道综合狠狠老|