亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart1.v

?? Altera公司開發板2s60 CF卡通用例程(初始化、讀、寫、測試等)
?? V
?? 第 1 頁 / 共 3 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module uart1_log_module (
                          // inputs:
                           clk,
                           data,
                           strobe,
                           valid
                        );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_log_module.txt");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 // Send \n (linefeed) instead of \r (^M, Carriage Return)...
         $fwrite (text_handle, "%s", ((data == 8'hd) ? 8'ha : data));
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_tx (
                  // inputs:
                   baud_divisor,
                   begintransfer,
                   clk,
                   clk_en,
                   do_force_break,
                   reset_n,
                   status_wr_strobe,
                   tx_data,
                   tx_wr_strobe,

                  // outputs:
                   tx_overrun,
                   tx_ready,
                   tx_shift_empty,
                   txd
                );

  output           tx_overrun;
  output           tx_ready;
  output           tx_shift_empty;
  output           txd;
  input   [  8: 0] baud_divisor;
  input            begintransfer;
  input            clk;
  input            clk_en;
  input            do_force_break;
  input            reset_n;
  input            status_wr_strobe;
  input   [  7: 0] tx_data;
  input            tx_wr_strobe;

  reg              baud_clk_en;
  reg     [  8: 0] baud_rate_counter;
  wire             baud_rate_counter_is_zero;
  reg              do_load_shifter;
  wire             do_shift;
  reg              pre_txd;
  wire             shift_done;
  wire    [  9: 0] tx_load_val;
  reg              tx_overrun;
  reg              tx_ready;
  reg              tx_shift_empty;
  wire             tx_shift_reg_out;
  wire    [  9: 0] tx_shift_register_contents;
  wire             tx_wr_strobe_onset;
  reg              txd;
  wire    [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
  reg     [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_wr_strobe_onset = tx_wr_strobe && begintransfer;
  assign tx_load_val = {{1 {1'b1}},
    tx_data,
    1'b0};

  assign shift_done = ~(|tx_shift_register_contents);
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          do_load_shifter <= 0;
      else if (clk_en)
          do_load_shifter <= (~tx_ready) && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_ready <= 1'b1;
      else if (clk_en)
          if (tx_wr_strobe_onset)
              tx_ready <= 0;
          else if (do_load_shifter)
              tx_ready <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_overrun <= 0;
      else if (clk_en)
          if (status_wr_strobe)
              tx_overrun <= 0;
          else if (~tx_ready && tx_wr_strobe_onset)
              tx_overrun <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_shift_empty <= 1'b1;
      else if (clk_en)
          tx_shift_empty <= tx_ready && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_rate_counter <= 0;
      else if (clk_en)
          if (baud_rate_counter_is_zero || do_load_shifter)
              baud_rate_counter <= baud_divisor;
          else 
            baud_rate_counter <= baud_rate_counter - 1;
    end


  assign baud_rate_counter_is_zero = baud_rate_counter == 0;
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_clk_en <= 0;
      else if (clk_en)
          baud_clk_en <= baud_rate_counter_is_zero;
    end


  assign do_shift = baud_clk_en  && 
    (~shift_done) && 
    (~do_load_shifter);

  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          pre_txd <= 1;
      else if (~shift_done)
          pre_txd <= tx_shift_reg_out;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          txd <= 1;
      else if (clk_en)
          txd <= pre_txd & ~do_force_break;
    end


  //_reg, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= 0;
      else if (clk_en)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
    end


  assign unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in = (do_load_shifter)? tx_load_val :
    (do_shift)? {1'b0,
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[9 : 1]} :
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;

  assign tx_shift_register_contents = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_shift_reg_out = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[0];


endmodule


module uart1_rx_stimulus_source_character_source_rom_module (
                                                              // inputs:
                                                               clk,
                                                               incr_addr,
                                                               reset_n,

                                                              // outputs:
                                                               new_rom,
                                                               q,
                                                               safe
                                                            );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 10: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [1023: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end


   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemh("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_rx_stimulus_source (
                                  // inputs:
                                   baud_divisor,
                                   clk,
                                   clk_en,
                                   reset_n,
                                   rx_char_ready,
                                   rxd,

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩国产精品久久| 欧美丝袜自拍制服另类| 成人网男人的天堂| 777久久久精品| 国产精品久久久久aaaa樱花| 男女性色大片免费观看一区二区| 国产69精品久久99不卡| 欧美一区二区精品| 亚洲综合丁香婷婷六月香| 国产综合色产在线精品| 宅男在线国产精品| 一个色妞综合视频在线观看| 成人动漫一区二区三区| 久久综合色鬼综合色| 日本亚洲视频在线| 欧美性猛交xxxxxxxx| 国产精品美女一区二区三区| 国产精品一级片| 精品日韩av一区二区| 日本不卡视频在线| 欧美人牲a欧美精品| 亚洲激情图片一区| 99久久免费视频.com| 国产精品久久三| 国产精品69久久久久水密桃| 精品欧美一区二区三区精品久久| 婷婷中文字幕一区三区| 欧美精品欧美精品系列| 视频一区视频二区中文| 欧美日韩一卡二卡| 天天做天天摸天天爽国产一区| 在线免费观看日本一区| 一区二区三区四区蜜桃| 色94色欧美sute亚洲13| 一区二区三区蜜桃网| 欧美午夜电影网| 樱桃国产成人精品视频| 在线中文字幕不卡| 亚洲第一久久影院| 欧美日韩1234| 九一九一国产精品| 国产调教视频一区| www..com久久爱| 一区二区三区精品| 欧美精品v国产精品v日韩精品| 视频一区视频二区中文| 精品剧情在线观看| 成人avav影音| 亚洲一二三区在线观看| 欧美日韩在线播放| 日本午夜一区二区| 国产欧美日本一区视频| 色综合久久88色综合天天6| 亚洲成av人影院在线观看网| 日韩欧美国产电影| www.欧美色图| 天堂资源在线中文精品| 久久嫩草精品久久久久| 色综合中文字幕| 丝袜美腿亚洲色图| 国产三区在线成人av| 91小宝寻花一区二区三区| 午夜在线电影亚洲一区| 久久久久亚洲蜜桃| 91国产免费看| 黄色小说综合网站| 亚洲欧美日韩国产中文在线| 欧美一区二区三区在线观看视频| 国产一区在线观看麻豆| 亚洲免费观看在线观看| 欧美群妇大交群的观看方式| 粉嫩av亚洲一区二区图片| 夜夜嗨av一区二区三区网页| 精品少妇一区二区三区在线视频 | 国产视频一区在线观看| av在线免费不卡| 看电影不卡的网站| 亚洲精品国产a久久久久久| 日韩欧美中文字幕制服| 91同城在线观看| 麻豆91在线播放| 亚洲电影第三页| 国产精品乱码久久久久久| 7777精品伊人久久久大香线蕉的 | 97久久精品人人做人人爽50路| 亚洲成a天堂v人片| 国产精品天美传媒沈樵| 欧美一级xxx| 色综合久久久久综合体桃花网| 极品销魂美女一区二区三区| 尤物在线观看一区| 中文字幕亚洲一区二区va在线| 欧美一区二区三区色| 在线观看免费视频综合| 99天天综合性| 丁香网亚洲国际| 国内外精品视频| 麻豆91免费观看| 午夜国产精品影院在线观看| 一区二区三区四区激情| 国产精品久久久久久久久免费桃花 | 欧美老女人第四色| 97精品电影院| proumb性欧美在线观看| 国模冰冰炮一区二区| 日韩不卡一区二区三区| 亚洲一区二区三区中文字幕| 亚洲色图色小说| 国产精品国产三级国产aⅴ无密码| 亚洲三级电影网站| 国产精品乱码一区二三区小蝌蚪| 国产色一区二区| 国产欧美va欧美不卡在线| 欧美sm美女调教| 精品久久久久久最新网址| 欧美成人精品福利| 精品99一区二区三区| 久久久久久久久99精品| 久久视频一区二区| 国产精品无码永久免费888| 国产精品成人一区二区艾草| 1024亚洲合集| 一区二区三区在线观看视频| 亚洲一区日韩精品中文字幕| 午夜精品免费在线| 日产精品久久久久久久性色| 奇米综合一区二区三区精品视频| 午夜电影一区二区| 日本成人在线一区| 国产一区二区h| 99精品视频一区二区| 日本久久一区二区三区| 欧美日韩精品欧美日韩精品| 777精品伊人久久久久大香线蕉| 日韩欧美三级在线| 日本一区二区电影| 亚洲码国产岛国毛片在线| 亚洲国产三级在线| 日本不卡视频在线| 成人免费观看视频| 在线视频一区二区三| 91精品福利在线一区二区三区| 久久一日本道色综合| 亚洲视频 欧洲视频| 日本aⅴ精品一区二区三区 | 久久久久国产一区二区三区四区 | 久久日一线二线三线suv| 国产精品麻豆久久久| 亚洲影院免费观看| 狠狠色丁香婷婷综合| 91麻豆精品一区二区三区| 欧美精品一卡二卡| 国产精品欧美一区喷水| 日韩成人精品在线| 成人免费观看男女羞羞视频| 欧美精品三级日韩久久| 国产精品久久久久久久久图文区| 首页国产丝袜综合| 99热国产精品| 欧美成人a∨高清免费观看| 中文字幕在线一区| 欧美bbbbb| 欧美专区在线观看一区| 久久免费偷拍视频| 日韩黄色一级片| 99re在线精品| 久久麻豆一区二区| 日韩影视精彩在线| 色琪琪一区二区三区亚洲区| 精品伦理精品一区| 亚洲国产精品久久不卡毛片| 国产福利一区二区| 精品日韩一区二区| 日韩电影一区二区三区| 色综合欧美在线视频区| 亚洲国产精品久久久男人的天堂 | 国产精品久久看| 精品制服美女丁香| 欧美精品视频www在线观看| 亚洲美女屁股眼交3| 成人毛片老司机大片| 久久这里只有精品视频网| 日韩精品一级二级| 欧美天堂一区二区三区| 亚洲视频你懂的| 9久草视频在线视频精品| 久久久久久久电影| 精彩视频一区二区| 精品蜜桃在线看| 极品少妇xxxx精品少妇偷拍| 欧美一区二区三区视频免费播放| 亚洲成av人片观看| 在线观看国产一区二区| 亚洲一二三四区| 欧美日韩三级视频| 日韩在线观看一区二区| 91精品国产色综合久久不卡蜜臀| 五月天一区二区三区| 欧美日本免费一区二区三区| 亚洲国产精品一区二区尤物区|