亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? min_set.acf

?? FPGA設計的時鐘!很特別
?? ACF
?? 第 1 頁 / 共 2 頁
字號:
--
--  Copyright (C) 1988-2002 Altera Corporation
--  Any megafunction design, and related net list (encrypted or decrypted),
--  support information, device programming or simulation file, and any other
--  associated documentation or information provided by Altera or a partner
--  under Altera's Megafunction Partnership Program may be used only to
--  program PLD devices (but not masked PLD devices) from Altera.  Any other
--  use of such megafunction design, net list, support information, device
--  programming or simulation file, or any other related documentation or
--  information is prohibited for any other purpose, including, but not
--  limited to modification, reverse engineering, de-compiling, or use with
--  any other silicon devices, unless such use is explicitly licensed under
--  a separate agreement with Altera or a megafunction partner.  Title to
--  the intellectual property, including patents, copyrights, trademarks,
--  trade secrets, or maskworks, embodied in any such megafunction design,
--  net list, support information, device programming or simulation file, or
--  any other related documentation or information provided by Altera or a
--  megafunction partner, remains with Altera, the megafunction partner, or
--  their respective licensors.  No other licenses, including any licenses
--  needed under any third party's intellectual property, are provided herein.
--
DEFAULT_DEVICES
BEGIN
	AUTO_DEVICE = EPF10K70RC240-2;
	AUTO_DEVICE = EPF10K50BC356-3;
	AUTO_DEVICE = EPF10K50RC240-3;
	AUTO_DEVICE = EPF10K40RC240-3;
	AUTO_DEVICE = EPF10K40RC208-3;
	AUTO_DEVICE = EPF10K30BC356-3;
	AUTO_DEVICE = EPF10K30RC240-3;
	AUTO_DEVICE = EPF10K30RC208-3;
	AUTO_DEVICE = EPF10K20RC240-3;
	AUTO_DEVICE = EPF10K20RC208-3;
	AUTO_DEVICE = EPF10K20TC144-3;
	AUTO_DEVICE = EPF10K10QC208-3;
	AUTO_DEVICE = EPF10K10TC144-3;
	AUTO_DEVICE = EPF10K10LC84-3;
	ASK_BEFORE_ADDING_EXTRA_DEVICES = ON;
END;

TIMING_POINT
BEGIN
	DEVICE_FOR_TIMING_SYNTHESIS = FLEX10K;
	MAINTAIN_STABLE_SYNTHESIS = OFF;
	CUT_ALL_CLEAR_PRESET = ON;
	CUT_ALL_BIDIR = ON;
END;

IGNORED_ASSIGNMENTS
BEGIN
	FIT_IGNORE_TIMING = ON;
	DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF;
	IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF;
	IGNORE_DEVICE_ASSIGNMENTS = OFF;
	IGNORE_LC_ASSIGNMENTS = OFF;
	IGNORE_PIN_ASSIGNMENTS = OFF;
	IGNORE_CHIP_ASSIGNMENTS = OFF;
	IGNORE_TIMING_ASSIGNMENTS = OFF;
	IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF;
	IGNORE_CLIQUE_ASSIGNMENTS = OFF;
END;

GLOBAL_PROJECT_DEVICE_OPTIONS
BEGIN
	MAX7000B_ENABLE_VREFB = OFF;
	MAX7000B_ENABLE_VREFA = OFF;
	MAX7000B_VCCIO_IOBANK2 = 3.3V;
	MAX7000B_VCCIO_IOBANK1 = 3.3V;
	CONFIG_EPROM_PULLUP_RESISTOR = ON;
	CONFIG_EPROM_USER_CODE = FFFFFFFF;
	FLEX_CONFIGURATION_EPROM = AUTO;
	MAX7000AE_ENABLE_JTAG = ON;
	MAX7000AE_USER_CODE = FFFFFFFF;
	FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
	FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON;
	FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
	FLEX6000_ENABLE_JTAG = OFF;
	CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL;
	MULTIVOLT_IO = OFF;
	MAX7000S_ENABLE_JTAG = ON;
	FLEX10K_ENABLE_LOCK_OUTPUT = OFF;
	MAX7000S_USER_CODE = FFFF;
	CONFIG_SCHEME_10K = PASSIVE_SERIAL;
	FLEX10K_JTAG_USER_CODE = 7F;
	ENABLE_INIT_DONE_OUTPUT = OFF;
	ENABLE_CHIP_WIDE_OE = OFF;
	ENABLE_CHIP_WIDE_RESET = OFF;
	nCEO = UNRESERVED;
	CLKUSR = UNRESERVED;
	ADD17 = UNRESERVED;
	ADD16 = UNRESERVED;
	ADD15 = UNRESERVED;
	ADD14 = UNRESERVED;
	ADD13 = UNRESERVED;
	ADD0_TO_ADD12 = UNRESERVED;
	SDOUT = RESERVED_DRIVES_OUT;
	RDCLK = UNRESERVED;
	RDYnBUSY = UNRESERVED;
	nWS_nRS_nCS_CS = UNRESERVED;
	DATA1_TO_DATA7 = UNRESERVED;
	DATA0 = RESERVED_TRI_STATED;
	FLEX8000_ENABLE_JTAG = OFF;
	CONFIG_SCHEME = ACTIVE_SERIAL;
	DISABLE_TIME_OUT = OFF;
	ENABLE_DCLK_OUTPUT = OFF;
	RELEASE_CLEARS = OFF;
	AUTO_RESTART = OFF;
	USER_CLOCK = OFF;
	SECURITY_BIT = OFF;
	RESERVED_PINS_PERCENT = 0;
	RESERVED_LCELLS_PERCENT = 0;
END;

GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS
BEGIN
	MULTI_LEVEL_SYNTHESIS_MAX9000 = ON;
	AUTO_IMPLEMENT_IN_EAB = OFF;
	AUTO_OPEN_DRAIN_PINS = ON;
	ONE_HOT_STATE_MACHINE_ENCODING = OFF;
	AUTO_REGISTER_PACKING = OFF;
	DEVICE_FAMILY = FLEX10K;
	STYLE = NORMAL;
	AUTO_FAST_IO = OFF;
	AUTO_GLOBAL_OE = ON;
	AUTO_GLOBAL_PRESET = ON;
	AUTO_GLOBAL_CLEAR = ON;
	AUTO_GLOBAL_CLOCK = ON;
	MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF;
	OPTIMIZE_FOR_SPEED = 5;
END;

COMPILER_PROCESSING_CONFIGURATION
BEGIN
	PRESERVE_ALL_NODE_NAME_SYNONYMS = OFF;
	FITTER_SETTINGS = NORMAL;
	SMART_RECOMPILE = OFF;
	GENERATE_AHDL_TDO_FILE = OFF;
	RPT_FILE_USER_ASSIGNMENTS = ON;
	RPT_FILE_LCELL_INTERCONNECT = ON;
	RPT_FILE_HIERARCHY = ON;
	RPT_FILE_EQUATIONS = ON;
	LINKED_SNF_EXTRACTOR = OFF;
	OPTIMIZE_TIMING_SNF = OFF;
	TIMING_SNF_EXTRACTOR = ON;
	FUNCTIONAL_SNF_EXTRACTOR = OFF;
	DESIGN_DOCTOR_RULES = EPLD;
	DESIGN_DOCTOR = OFF;
END;

COMPILER_INTERFACES_CONFIGURATION
BEGIN
	NETLIST_OUTPUT_TIME_SCALE = 0.1ns;
	EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF;
	EDIF_BUS_DELIMITERS = [];
	EDIF_FLATTEN_BUS = OFF;
	EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF;
	EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF;
	EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
	EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE;
	EDIF_OUTPUT_USE_EDC = OFF;
	EDIF_INPUT_USE_LMF2 = OFF;
	EDIF_INPUT_USE_LMF1 = OFF;
	EDIF_OUTPUT_GND = GND;
	EDIF_OUTPUT_VCC = VCC;
	EDIF_INPUT_GND = GND;
	EDIF_INPUT_VCC = VCC;
	EDIF_OUTPUT_EDC_FILE = *.edc;
	EDIF_INPUT_LMF2 = *.lmf;
	EDIF_INPUT_LMF1 = *.lmf;
	VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF;
	VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE;
	VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE;
	VHDL_FLATTEN_BUS = OFF;
	VERILOG_FLATTEN_BUS = OFF;
	EDIF_TRUNCATE_HIERARCHY_PATH = OFF;
	VHDL_TRUNCATE_HIERARCHY_PATH = OFF;
	VERILOG_TRUNCATE_HIERARCHY_PATH = OFF;
	VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
	VHDL_WRITER_VERSION = VHDL93;
	VHDL_READER_VERSION = VHDL93;
	USE_ADT_PALACE_FOR_MAX = OFF;
	SYNOPSYS_MAPPING_EFFORT = MEDIUM;
	SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF;
	SYNOPSYS_HIERARCHICAL_COMPILATION = ON;
	SYNOPSYS_DESIGNWARE = OFF;
	SYNOPSYS_COMPILER = DESIGN;
	USE_SYNOPSYS_SYNTHESIS = OFF;
	VHDL_NETLIST_WRITER = OFF;
	VERILOG_NETLIST_WRITER = OFF;
	XNF_GENERATE_AHDL_TDX_FILE = ON;
	XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON;
	XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC;
	EDIF_OUTPUT_VERSION = 200;
	EDIF_NETLIST_WRITER = OFF;
END;

CUSTOM_DESIGN_DOCTOR_RULES
BEGIN
	MASTER_RESET = OFF;
	EXPANDER_NETWORKS = ON;
	RACE_CONDITIONS = ON;
	DELAY_CHAINS = ON;
	ASYNCHRONOUS_INPUTS = ON;
	PRESET_CLEAR_NETWORKS = ON;
	STATIC_HAZARDS_AFTER_SYNTHESIS = OFF;
	STATIC_HAZARDS_BEFORE_SYNTHESIS = ON;
	MULTI_CLOCK_NETWORKS = ON;
	MULTI_LEVEL_CLOCKS = ON;
	GATED_CLOCKS = ON;
	RIPPLE_CLOCKS = ON;
END;

SIMULATOR_CONFIGURATION
BEGIN
	END_TIME = 1.0us;
	BIDIR_PIN = STRONG;
	START_TIME = 0.0ns;
	GLITCH_TIME = 0.0ns;
	GLITCH = OFF;
	OSCILLATION_TIME = 0.0ns;
	OSCILLATION = OFF;
	CHECK_OUTPUTS = OFF;
	SETUP_HOLD = OFF;
	USE_DEVICE = OFF;
END;

TIMING_ANALYZER_CONFIGURATION
BEGIN
	CUT_OFF_RAM_REGISTERED_WE_PATHS = OFF;
	LIST_PATH_FREQUENCY = 10MHz;
	LIST_PATH_COUNT = 10;
	REGISTERED_PERFORMANCE_OPTIONS = NUMBER_OF_PATHS;
	INCLUDE_PATHS_LESS_THAN_VALUE = 214.7483647ms;
	INCLUDE_PATHS_LESS_THAN = OFF;
	INCLUDE_PATHS_GREATER_THAN_VALUE = 0.0ns;
	INCLUDE_PATHS_GREATER_THAN = OFF;
	DELAY_MATRIX_OPTIONS = SHOW_ALL_PATHS;
	CELL_WIDTH = 18;
	LIST_ONLY_LONGEST_PATH = ON;
	CUT_OFF_CLEAR_AND_PRESET_PATHS = ON;
	CUT_OFF_IO_PIN_FEEDBACK = ON;
	AUTO_RECALCULATE = OFF;
	ANALYSIS_MODE = DELAY_MATRIX;
END;

OTHER_CONFIGURATION
BEGIN
	LAST_MAXPLUS2_VERSION = 10.2;
	FLEX_10K_52_COLUMNS = 40;
	DEFAULT_9K_EXP_PER_LCELL = 1/2;
	LOCAL_INTERCONNECT_PER_LAB_PERCENT = 100;
	LCELLS_PER_ROW_PERCENT = 100;
	FAN_IN_PER_LCELL_PERCENT = 100;
	EXP_PER_LCELL_PERCENT = 100;
	ROW_PINS_PERCENT = 50;
	ORIGINAL_MAXPLUS2_VERSION = 10.2;
	COMPILER_DATA = "1,1,0,1,0,0,0,1,1,1,1,0,1,1,1";
	EXPLICIT_FAMILY = OFF;
END;

DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX5000
BEGIN
	REGISTER_OPTIMIZATION = ON;
	USE_LPM_FOR_AHDL_OPERATORS = OFF;
	RESYNTHESIZE_NETWORK = ON;
	MULTI_LEVEL_FACTORING = ON;
	SUBFACTOR_EXTRACTION = ON;
	REFACTORIZATION = ON;
	NOT_GATE_PUSH_BACK = ON;
	DUPLICATE_LOGIC_EXTRACTION = ON;
	REDUCE_LOGIC = ON;
	DECOMPOSE_GATES = ON;
	SOFT_BUFFER_INSERTION = ON;
	FAST_IO = OFF;
	IGNORE_SOFT_BUFFERS = OFF;
	PARALLEL_EXPANDERS = OFF;
	TURBO_BIT = OFF;
	XOR_SYNTHESIS = ON;
	SLOW_SLEW_RATE = OFF;
	MINIMIZATION = FULL;
	CARRY_CHAIN_LENGTH = -1;
	CARRY_CHAIN = IGNORE;
	CASCADE_CHAIN_LENGTH = -1;
	CASCADE_CHAIN = IGNORE;
END;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区二区视频网站| 日韩成人av影视| 国产午夜精品一区二区三区视频 | 欧美午夜一区二区三区免费大片| 97久久超碰精品国产| www.激情成人| 欧美在线高清视频| 日韩欧美中文字幕公布| 国产日韩av一区| 中文字幕亚洲一区二区va在线| 色婷婷av一区二区三区gif | 亚洲美女免费视频| 日韩欧美在线1卡| 欧美激情一区二区| 日日夜夜免费精品视频| 欧美日韩久久久一区| 国产精品久久久久久久久动漫 | 亚洲午夜在线观看视频在线| 久久99国产精品麻豆| 97精品国产露脸对白| 欧美日韩一级视频| 久久综合精品国产一区二区三区| 日韩一区在线播放| 极品尤物av久久免费看| 色偷偷88欧美精品久久久| 91精品国产91久久综合桃花| 欧美视频一区二区三区| 亚洲第一激情av| 精品国产电影一区二区| av中文字幕在线不卡| 五月天激情综合| 国产拍欧美日韩视频二区| 91久久精品一区二区三| 久久电影网站中文字幕 | 日本va欧美va瓶| 中文字幕在线观看一区| 欧美一区二区三区人| av午夜一区麻豆| 精品一区二区三区欧美| 夜色激情一区二区| 欧美韩日一区二区三区| 88在线观看91蜜桃国自产| aaa亚洲精品一二三区| 免费不卡在线视频| 亚洲激情自拍偷拍| 久久久99精品免费观看| 欧美日韩激情一区二区三区| 成人a级免费电影| 久久av资源站| 午夜在线成人av| 国产精品久久久久久久久免费相片 | 欧美一区二区三区在| 不卡av电影在线播放| 精品亚洲国内自在自线福利| 亚洲午夜激情网站| 亚洲欧洲美洲综合色网| 国产欧美日韩另类一区| 久久亚洲私人国产精品va媚药| 欧美日韩另类国产亚洲欧美一级| 91色乱码一区二区三区| 丁香网亚洲国际| 狠狠v欧美v日韩v亚洲ⅴ| 日韩高清中文字幕一区| 性做久久久久久| 性欧美疯狂xxxxbbbb| 亚洲国产综合视频在线观看| 亚洲色图另类专区| 中文字幕亚洲一区二区av在线| 国产拍欧美日韩视频二区| 久久久久久久久久久久久女国产乱 | 欧美一级片免费看| 91精品欧美福利在线观看| 欧美性色欧美a在线播放| 色婷婷久久久久swag精品| 91在线观看一区二区| 9l国产精品久久久久麻豆| 国产成人鲁色资源国产91色综| 国产久卡久卡久卡久卡视频精品| 美国毛片一区二区| 国产一区高清在线| 国产精品一区二区你懂的| 久久99精品视频| 国产一区二区三区美女| 国产91综合网| 99久免费精品视频在线观看| 97精品久久久久中文字幕| 91亚洲精品一区二区乱码| 91久久精品午夜一区二区| 欧美日韩国产色站一区二区三区| 欧美日韩精品三区| 欧美成人一区二区| 久久精品在线免费观看| 国产精品伦理一区二区| 一区二区三区国产精品| 肉色丝袜一区二区| 狠狠狠色丁香婷婷综合激情 | 日本午夜精品视频在线观看 | 欧美日韩在线直播| 91精品国产全国免费观看| 精品国产免费人成电影在线观看四季| 精品久久久久久无| 国产精品国产三级国产aⅴ中文| 亚洲欧美国产三级| 日本女人一区二区三区| 国产精品资源在线| 99久久精品国产精品久久| 欧美午夜宅男影院| 久久一留热品黄| 亚洲激情第一区| 美腿丝袜亚洲色图| 一本色道久久综合亚洲精品按摩 | 91视频.com| 91精品国产一区二区人妖| 久久精品一区二区三区不卡 | 懂色av一区二区在线播放| 欧美在线小视频| 国产无遮挡一区二区三区毛片日本| 亚洲欧洲中文日韩久久av乱码| 美女性感视频久久| 91一区在线观看| 亚洲精品一区二区三区精华液| 国产精品久久久久aaaa樱花| 欧美aaaaaa午夜精品| 99久久精品情趣| 久久影视一区二区| 亚洲国产成人高清精品| 国产一区二区调教| 欧美日本一区二区在线观看| 国产欧美一区二区精品性| 婷婷国产在线综合| 91色九色蝌蚪| 中文幕一区二区三区久久蜜桃| 亚洲国产欧美日韩另类综合| 风流少妇一区二区| 日韩一区二区三区av| 亚洲综合色成人| 成人激情文学综合网| 久久亚洲私人国产精品va媚药| 亚洲成av人在线观看| 91天堂素人约啪| 国产精品天美传媒沈樵| 免费成人在线影院| 欧美日韩国产一级片| 亚洲激情欧美激情| 97se亚洲国产综合在线| 国产精品丝袜黑色高跟| 国产一区二区三区免费看| 日韩欧美国产三级电影视频| 亚洲综合成人在线| 色94色欧美sute亚洲13| 国产精品视频一二| 成人免费视频一区| 国产性色一区二区| 国产精品一区二区男女羞羞无遮挡| 91精品国产一区二区三区| 亚洲成人综合在线| 欧美性大战xxxxx久久久| 一区二区三区四区蜜桃| 色婷婷亚洲婷婷| 一区二区三区在线免费播放 | 国产电影精品久久禁18| 日韩精品专区在线| 精品一区精品二区高清| 欧美不卡激情三级在线观看| 免费高清在线一区| 日韩视频免费观看高清完整版| 日韩精品成人一区二区三区| 欧美日韩一区二区三区免费看| 一区二区三区不卡在线观看| 色婷婷综合久色| 亚洲一区二区三区四区的| 欧美网站大全在线观看| 亚洲成在线观看| 日韩一区二区三区观看| 激情综合网激情| 欧美激情中文字幕| 99re热这里只有精品免费视频| 亚洲女同ⅹxx女同tv| 色综合久久综合| 五月激情综合色| 欧美一级在线观看| 国产做a爰片久久毛片| 日本一区二区三区dvd视频在线| 国产成人99久久亚洲综合精品| 专区另类欧美日韩| 欧美日韩国产综合一区二区 | 国产精品自在在线| 国产精品久久久久一区二区三区共 | 日韩一区二区电影网| 国产一区二区三区精品欧美日韩一区二区三区| 日韩欧美一级特黄在线播放| 国产一区二区免费看| 国产精品久久久久婷婷二区次| 欧洲一区在线观看| 免费欧美在线视频| 亚洲国产精品精华液ab| 欧美日韩在线电影| 久88久久88久久久| 亚洲三级在线免费| 日韩一级免费观看|