亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? i2c_master_top.v

?? iic implementation,用verilog實(shí)現(xiàn)了IIC標(biāo)準(zhǔn)協(xié)議的功能
?? V
字號(hào):
/////////////////////////////////////////////////////////////////////////                                                             ////////  WISHBONE revB.2 compliant I2C Master controller Top-level  ////////                                                             ////////                                                             ////////  Author: Richard Herveille                                  ////////          richard@asics.ws                                   ////////          www.asics.ws                                       ////////                                                             ////////  Downloaded from: http://www.opencores.org/projects/i2c/    ////////                                                             /////////////////////////////////////////////////////////////////////////////                                                             //////// Copyright (C) 2001 Richard Herveille                        ////////                    richard@asics.ws                         ////////                                                             //////// This source file may be used and distributed without        //////// restriction provided that this copyright statement is not   //////// removed from the file and that any derivative work contains //////// the original copyright notice and the associated disclaimer.////////                                                             ////////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     //////// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   //////// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   //////// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      //////// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         //////// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    //////// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   //////// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        //////// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  //////// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  //////// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  //////// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         //////// POSSIBILITY OF SUCH DAMAGE.                                 ////////                                                             ///////////////////////////////////////////////////////////////////////////  CVS Log////  $Id: i2c_master_top.v,v 1.11 2005/02/27 09:26:24 rherveille Exp $////  $Date: 2005/02/27 09:26:24 $//  $Revision: 1.11 $//  $Author: rherveille $//  $Locker:  $//  $State: Exp $//// Change History://               $Log: i2c_master_top.v,v $//               Revision 1.11  2005/02/27 09:26:24  rherveille//               Fixed register overwrite issue.//               Removed full_case pragma, replaced it by a default statement.////               Revision 1.10  2003/09/01 10:34:38  rherveille//               Fix a blocking vs. non-blocking error in the wb_dat output mux.////               Revision 1.9  2003/01/09 16:44:45  rherveille//               Fixed a bug in the Command Register declaration.////               Revision 1.8  2002/12/26 16:05:12  rherveille//               Small code simplifications////               Revision 1.7  2002/12/26 15:02:32  rherveille//               Core is now a Multimaster I2C controller////               Revision 1.6  2002/11/30 22:24:40  rherveille//               Cleaned up code////               Revision 1.5  2001/11/10 10:52:55  rherveille//               Changed PRER reset value from 0x0000 to 0xffff, conform specs.//// synopsys translate_off`include "timescale.v"// synopsys translate_on`include "i2c_master_defines.v"module i2c_master_top(	wb_clk_i, wb_rst_i, arst_i, wb_adr_i, wb_dat_i, wb_dat_o,	wb_we_i, wb_stb_i, wb_cyc_i, wb_ack_o, wb_inta_o,	scl_pad_i, scl_pad_o, scl_padoen_o, sda_pad_i, sda_pad_o, sda_padoen_o );	// parameters	parameter ARST_LVL = 1'b0; // asynchronous reset level	//	// inputs & outputs	//	// wishbone signals	input        wb_clk_i;     // master clock input	input        wb_rst_i;     // synchronous active high reset	input        arst_i;       // asynchronous reset	input  [2:0] wb_adr_i;     // lower address bits	input  [7:0] wb_dat_i;     // databus input	output [7:0] wb_dat_o;     // databus output	input        wb_we_i;      // write enable input	input        wb_stb_i;     // stobe/core select signal	input        wb_cyc_i;     // valid bus cycle input	output       wb_ack_o;     // bus cycle acknowledge output	output       wb_inta_o;    // interrupt request signal output	reg [7:0] wb_dat_o;	reg wb_ack_o;	reg wb_inta_o;	// I2C signals	// i2c clock line	input  scl_pad_i;       // SCL-line input	output scl_pad_o;       // SCL-line output (always 1'b0)	output scl_padoen_o;    // SCL-line output enable (active low)	// i2c data line	input  sda_pad_i;       // SDA-line input	output sda_pad_o;       // SDA-line output (always 1'b0)	output sda_padoen_o;    // SDA-line output enable (active low)	//	// variable declarations	//	// registers	reg  [15:0] prer; // clock prescale register	reg  [ 7:0] ctr;  // control register	reg  [ 7:0] txr;  // transmit register	wire [ 7:0] rxr;  // receive register	reg  [ 7:0] cr;   // command register	wire [ 7:0] sr;   // status register	// done signal: command completed, clear command register	wire done;	// core enable signal	wire core_en;	wire ien;	// status register signals	wire irxack;	reg  rxack;       // received aknowledge from slave	reg  tip;         // transfer in progress	reg  irq_flag;    // interrupt pending flag	wire i2c_busy;    // bus busy (start signal detected)	wire i2c_al;      // i2c bus arbitration lost	reg  al;          // status register arbitration lost bit	//	// module body	//	// generate internal reset	wire rst_i = arst_i ^ ARST_LVL;	// generate wishbone signals	wire wb_wacc = wb_cyc_i & wb_stb_i & wb_we_i;	// generate acknowledge output signal	always @(posedge wb_clk_i)	  wb_ack_o <= #1 wb_cyc_i & wb_stb_i & ~wb_ack_o; // because timing is always honored	// assign DAT_O	always @(posedge wb_clk_i)	begin	  case (wb_adr_i) // synopsis parallel_case	    3'b000: wb_dat_o <= #1 prer[ 7:0];	    3'b001: wb_dat_o <= #1 prer[15:8];	    3'b010: wb_dat_o <= #1 ctr;	    3'b011: wb_dat_o <= #1 rxr; // write is transmit register (txr)	    3'b100: wb_dat_o <= #1 sr;  // write is command register (cr)	    3'b101: wb_dat_o <= #1 txr;	    3'b110: wb_dat_o <= #1 cr;	    3'b111: wb_dat_o <= #1 0;   // reserved	  endcase	end	// generate registers	always @(posedge wb_clk_i or negedge rst_i)	  if (!rst_i)	    begin	        prer <= #1 16'hffff;	        ctr  <= #1  8'h0;	        txr  <= #1  8'h0;	    end	  else if (wb_rst_i)	    begin	        prer <= #1 16'hffff;	        ctr  <= #1  8'h0;	        txr  <= #1  8'h0;	    end	  else	    if (wb_wacc)	      case (wb_adr_i) // synopsis parallel_case	         3'b000 : prer [ 7:0] <= #1 wb_dat_i;	         3'b001 : prer [15:8] <= #1 wb_dat_i;	         3'b010 : ctr         <= #1 wb_dat_i;	         3'b011 : txr         <= #1 wb_dat_i;	         default: ;	      endcase	// generate command register (special case)	always @(posedge wb_clk_i or negedge rst_i)	  if (~rst_i)	    cr <= #1 8'h0;	  else if (wb_rst_i)	    cr <= #1 8'h0;	  else if (wb_wacc)	    begin	        if (core_en & (wb_adr_i == 3'b100) )	          cr <= #1 wb_dat_i;	    end	  else	    begin	        if (done | i2c_al)	          cr[7:4] <= #1 4'h0;           // clear command bits when done	                                        // or when aribitration lost	        cr[2:1] <= #1 2'b0;             // reserved bits	        cr[0]   <= #1 2'b0;             // clear IRQ_ACK bit	    end	// decode command register	wire sta  = cr[7];	wire sto  = cr[6];	wire rd   = cr[5];	wire wr   = cr[4];	wire ack  = cr[3];	wire iack = cr[0];	// decode control register	assign core_en = ctr[7];	assign ien = ctr[6];	// hookup byte controller block	i2c_master_byte_ctrl byte_controller (		.clk      ( wb_clk_i     ),		.rst      ( wb_rst_i     ),		.nReset   ( rst_i        ),		.ena      ( core_en      ),		.clk_cnt  ( prer         ),		.start    ( sta          ),		.stop     ( sto          ),		.read     ( rd           ),		.write    ( wr           ),		.ack_in   ( ack          ),		.din      ( txr          ),		.cmd_ack  ( done         ),		.ack_out  ( irxack       ),		.dout     ( rxr          ),		.i2c_busy ( i2c_busy     ),		.i2c_al   ( i2c_al       ),		.scl_i    ( scl_pad_i    ),		.scl_o    ( scl_pad_o    ),		.scl_oen  ( scl_padoen_o ),		.sda_i    ( sda_pad_i    ),		.sda_o    ( sda_pad_o    ),		.sda_oen  ( sda_padoen_o )	);	// status register block + interrupt request signal	always @(posedge wb_clk_i or negedge rst_i)	  if (!rst_i)	    begin	        al       <= #1 1'b0;	        rxack    <= #1 1'b0;	        tip      <= #1 1'b0;	        irq_flag <= #1 1'b0;	    end	  else if (wb_rst_i)	    begin	        al       <= #1 1'b0;	        rxack    <= #1 1'b0;	        tip      <= #1 1'b0;	        irq_flag <= #1 1'b0;	    end	  else	    begin	        al       <= #1 i2c_al | (al & ~sta);	        rxack    <= #1 irxack;	        tip      <= #1 (rd | wr);	        irq_flag <= #1 (done | i2c_al | irq_flag) & ~iack; // interrupt request flag is always generated	    end	// generate interrupt request signals	always @(posedge wb_clk_i or negedge rst_i)	  if (!rst_i)	    wb_inta_o <= #1 1'b0;	  else if (wb_rst_i)	    wb_inta_o <= #1 1'b0;	  else	    wb_inta_o <= #1 irq_flag && ien; // interrupt signal is only generated when IEN (interrupt enable bit is set)	// assign status register bits	assign sr[7]   = rxack;	assign sr[6]   = i2c_busy;	assign sr[5]   = al;	assign sr[4:2] = 3'h0; // reserved	assign sr[1]   = tip;	assign sr[0]   = irq_flag;endmodule

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲桃色在线一区| 欧美日韩国产经典色站一区二区三区| 成人sese在线| 欧洲中文字幕精品| 91麻豆精品国产91久久久更新时间 | 欧美在线观看你懂的| 91国偷自产一区二区使用方法| 91精品婷婷国产综合久久竹菊| 久久亚洲影视婷婷| 亚洲裸体xxx| 奇米综合一区二区三区精品视频| 国产麻豆成人精品| 欧美午夜片在线观看| 日韩免费观看2025年上映的电影 | 国产中文字幕一区| 日本道在线观看一区二区| 精品久久久久久无| 亚洲久本草在线中文字幕| 蜜桃视频在线观看一区二区| 成人丝袜18视频在线观看| 欧美日本乱大交xxxxx| 久久久国产一区二区三区四区小说| 成人欧美一区二区三区视频网页| 日本欧美大码aⅴ在线播放| 粉嫩一区二区三区在线看| 欧美日高清视频| 亚洲国产精品成人综合| 日本伊人色综合网| 91蜜桃网址入口| 精品国产99国产精品| 亚洲一区二区三区美女| 国产91在线观看| 欧美岛国在线观看| 五月天一区二区| 91玉足脚交白嫩脚丫在线播放| 精品少妇一区二区| 视频一区在线播放| 色婷婷综合久久久中文字幕| 国产日韩欧美制服另类| 美女视频黄久久| 欧美日韩精品专区| 亚洲男女毛片无遮挡| 国产成人在线电影| 欧美一区二区视频在线观看2020| 精品国产人成亚洲区| 亚洲成人精品一区| 波多野结衣91| 欧美tickle裸体挠脚心vk| 亚洲激情自拍视频| 国产成人精品免费在线| 欧美精品一二三| 中文字幕一区二区三区不卡在线| 日本成人在线不卡视频| 97se亚洲国产综合自在线观| 精品久久人人做人人爽| 一级日本不卡的影视| 国产一区二区电影| 91精品欧美一区二区三区综合在| 欧美aa在线视频| 在线一区二区观看| 中文字幕一区二| 国产一区二区成人久久免费影院| 欧美疯狂做受xxxx富婆| 亚洲黄色免费网站| www.亚洲色图| 久久久777精品电影网影网| 免费av网站大全久久| 欧美日韩你懂的| 中文字幕在线一区免费| 激情亚洲综合在线| 91精品国产综合久久国产大片| 亚洲人成精品久久久久久| 粉嫩aⅴ一区二区三区四区五区| 精品国产91久久久久久久妲己| 午夜日韩在线观看| 欧美揉bbbbb揉bbbbb| 亚洲免费av在线| 99国产精品久久久| 中文字幕一区日韩精品欧美| 国产传媒日韩欧美成人| 精品免费一区二区三区| 青青草国产成人av片免费| 欧美精品乱码久久久久久按摩| 中文字幕亚洲电影| 国产精品一级二级三级| 欧美tickling网站挠脚心| 奇米777欧美一区二区| 91精品国产91久久久久久一区二区| 亚洲综合一区二区精品导航| 欧美在线999| 亚洲一区影音先锋| 91激情五月电影| 亚洲国产精品精华液网站| 欧美视频完全免费看| 丝袜美腿一区二区三区| 91精品国产福利在线观看 | 一本久久a久久精品亚洲| 17c精品麻豆一区二区免费| www.亚洲在线| 亚洲综合免费观看高清在线观看| 91国产成人在线| 亚洲一区二区三区视频在线| 欧美三级韩国三级日本三斤| 亚洲成人福利片| 欧美精品一二三四| 蜜桃91丨九色丨蝌蚪91桃色| 精品国产一区久久| 丁香婷婷综合激情五月色| 中文字幕一区二区在线播放| 91黄色小视频| 免费av网站大全久久| 久久久青草青青国产亚洲免观| 国产在线精品视频| 国产精品女上位| 色噜噜狠狠成人网p站| 亚洲国产精品视频| 日韩欧美一二区| 国产成人精品亚洲777人妖 | 亚洲情趣在线观看| 欧美精品 国产精品| 精品在线观看视频| 国产精品久久久久一区| 91久久精品国产91性色tv| 日韩精品高清不卡| 欧美国产日韩在线观看| 色婷婷一区二区| 麻豆精品在线视频| 国产精品网站导航| 欧美日韩美少妇| 麻豆极品一区二区三区| 欧美激情一区三区| 欧美日韩高清一区二区三区| 精彩视频一区二区三区| 国产精品第13页| 777午夜精品视频在线播放| 狠狠色丁香婷综合久久| 玉足女爽爽91| 欧美精品一区二区蜜臀亚洲| 99精品热视频| 蜜桃av一区二区在线观看 | 青青草国产精品97视觉盛宴| 国产视频一区二区在线观看| 欧洲色大大久久| 久草热8精品视频在线观看| 中文字幕在线播放不卡一区| 日韩视频在线一区二区| 99久久精品国产导航| 美女精品自拍一二三四| 亚洲免费观看高清完整版在线观看 | 在线观看日韩电影| 精品亚洲成a人| 亚洲精品乱码久久久久久| 亚洲精品一区二区三区99| 欧美日韩一区二区三区视频| 丁香六月综合激情| 视频一区二区欧美| 亚洲欧美国产77777| 精品久久国产老人久久综合| 色久综合一二码| 丁香一区二区三区| 精品一区二区三区在线视频| 一区二区免费看| 国产精品美女久久久久久 | 亚洲成人午夜影院| 日韩一区日韩二区| 欧美va亚洲va在线观看蝴蝶网| 91麻豆精品秘密| 国产99久久久精品| 精品无人码麻豆乱码1区2区| 天天综合天天综合色| 亚洲人成网站影音先锋播放| 欧美激情自拍偷拍| wwww国产精品欧美| 欧美成人一级视频| 欧美午夜精品久久久久久孕妇| 国产91清纯白嫩初高中在线观看| 免费久久99精品国产| 五月天中文字幕一区二区| 亚洲一区在线看| 久久精品国产亚洲高清剧情介绍| 91精品国产综合久久香蕉麻豆 | 欧美午夜在线一二页| 国产91在线|亚洲| 国内不卡的二区三区中文字幕 | 青青草精品视频| 一区二区三区av电影| 中文字幕日韩一区| 国产精品视频你懂的| 国产欧美精品在线观看| 久久先锋影音av鲁色资源网| 精品久久久久久久久久久久久久久久久| 欧美日本国产一区| 在线不卡一区二区| 在线不卡的av| 91麻豆精品久久久久蜜臀| 日韩一级高清毛片| 日韩一区二区精品在线观看| 这里只有精品99re| 日韩一区二区三区三四区视频在线观看| 欧美精品777|