亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? i2c_master_bit_ctrl.syr

?? 用VHDL寫(xiě)的I2C源程序
?? SYR
字號(hào):
Release 6.1i - xst G.23Copyright (c) 1995-2003 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.21 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.21 s | Elapsed : 0.00 / 0.00 s --> Reading design: i2c_master_bit_ctrl.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis     4.1) HDL Synthesis Report  5) Advanced HDL Synthesis  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : i2c_master_bit_ctrl.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : i2c_master_bit_ctrlOutput Format                      : NGCTarget Device                      : xc2s50e-6-tq144---- Source OptionsTop Module Name                    : i2c_master_bit_ctrlAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : i2c_master_bit_ctrl.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NO=========================================================================WARNING:Xst:1885 - LSO file is empty, default list of libraries is used=========================================================================*                          HDL Compilation                              *=========================================================================Compiling source file "i2c_master_bit_ctrl.v"Compiling include file "i2c_master_defines.v"Module <i2c_master_bit_ctrl> compiledNo errors in compilationAnalysis of file <i2c_master_bit_ctrl.prj> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <i2c_master_bit_ctrl>.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 180: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 189: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 190: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 194: Delay is ignored for synthesis.WARNING:Xst:916 - i2c_master_bit_ctrl.v line 195: Delay is ignored for synthesis.WARNING:Xst:915 - Message (916) is reported only 5 times for each module.Module <i2c_master_bit_ctrl> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <i2c_master_bit_ctrl>.    Related source file is i2c_master_bit_ctrl.v.    Found finite state machine <FSM_0> for signal <c_state>.    -----------------------------------------------------------------------    | States             | 18                                             |    | Transitions        | 50                                             |    | Inputs             | 6                                              |    | Outputs            | 19                                             |    | Clock              | clk (rising_edge)                              |    | Clock enable       | $n0001 (positive)                              |    | Reset              | nReset (negative)                              |    | Reset type         | asynchronous                                   |    | Reset State        | 000000000000000001                             |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <sda_oen>.    Found 1-bit register for signal <al>.    Found 1-bit register for signal <cmd_ack>.    Found 1-bit register for signal <busy>.    Found 1-bit register for signal <scl_oen>.    Found 1-bit register for signal <dout>.    Found 16-bit subtractor for signal <$n0049> created at line 210.    Found 1-bit register for signal <clk_en>.    Found 1-bit register for signal <cmd_stop>.    Found 16-bit register for signal <cnt>.    Found 1-bit register for signal <dcmd_stop>.    Found 1-bit register for signal <dSCL>.    Found 1-bit register for signal <dscl_oen>.    Found 1-bit register for signal <dSDA>.    Found 1-bit register for signal <sda_chk>.    Found 1-bit register for signal <sSCL>.    Found 1-bit register for signal <sSDA>.    Found 1-bit register for signal <sta_condition>.    Found 1-bit register for signal <sto_condition>.    Summary:	inferred   1 Finite State Machine(s).	inferred  33 D-type flip-flop(s).	inferred   1 Adder/Subtracter(s).Unit <i2c_master_bit_ctrl> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Registers                        : 18  1-bit register                   : 17  16-bit register                  : 1# Adders/Subtractors               : 1  16-bit subtractor                : 1==================================================================================================================================================*                       Advanced HDL Synthesis                          *=========================================================================Selecting encoding for FSM_0 ...Optimizing FSM <FSM_0> on signal <c_state> with one-hot encoding.=========================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <i2c_master_bit_ctrl> ...Loading device for application Xst from file '2s50e.nph' in environment C:/Program Files/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block i2c_master_bit_ctrl, actual ratio is 7.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : i2c_master_bit_ctrl.ngrTop Level Output File Name         : i2c_master_bit_ctrlOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 35Macro Statistics :# Registers                        : 18#      1-bit register              : 17#      16-bit register             : 1# Adders/Subtractors               : 1#      16-bit subtractor           : 1Cell Usage :# BELS                             : 136#      GND                         : 1#      LUT1                        : 17#      LUT2                        : 12#      LUT2_L                      : 1#      LUT3                        : 21#      LUT3_L                      : 2#      LUT4                        : 40#      LUT4_D                      : 1#      LUT4_L                      : 9#      MUXCY                       : 15#      VCC                         : 1#      XORCY                       : 16# FlipFlops/Latches                : 51#      FD                          : 1#      FDC                         : 7#      FDCE                        : 34#      FDE                         : 1#      FDP                         : 5#      FDPE                        : 3# Clock Buffers                    : 1#      BUFGP                       : 1# IO Buffers                       : 34#      IBUF                        : 26#      OBUF                        : 8=========================================================================Device utilization summary:---------------------------Selected Device : 2s50etq144-6  Number of Slices:                      59  out of    768     7%   Number of Slice Flip Flops:            51  out of   1536     3%   Number of 4 input LUTs:               103  out of   1536     6%   Number of bonded IOBs:                 34  out of    102    33%   Number of GCLKs:                        1  out of      4    25%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 51    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -6   Minimum period: 11.421ns (Maximum Frequency: 87.558MHz)   Minimum input arrival time before clock: 9.040ns   Maximum output required time after clock: 8.619ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clk'Delay:               11.421ns (Levels of Logic = 4)  Source:            cnt_7 (FF)  Destination:       cnt_6 (FF)  Source Clock:      clk rising  Destination Clock: clk rising  Data Path: cnt_7 to cnt_6                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDCE:C->Q             2   0.992   1.150  cnt_7 (cnt_7)     LUT4:I0->O            1   0.468   0.920  _n005349 (CHOICE110)     LUT2_L:I0->LO         1   0.468   0.100  _n005363 (CHOICE118)     LUT4:I2->O           18   0.468   2.900  _n005394 (_n0053)     LUT4:I2->O           16   0.468   2.800  _n00651 (_n0065)     FDCE:CE                   0.687          cnt_0    ----------------------------------------    Total                     11.421ns (3.551ns logic, 7.870ns route)                                       (31.1% logic, 68.9% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'Offset:              9.040ns (Levels of Logic = 3)  Source:            ena (PAD)  Destination:       cnt_6 (FF)  Destination Clock: clk rising  Data Path: ena to cnt_6                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             1   0.797   0.920  ena_IBUF (ena_IBUF)     LUT4:I3->O           18   0.468   2.900  _n005394 (_n0053)     LUT4:I2->O           16   0.468   2.800  _n00651 (_n0065)     FDCE:CE                   0.687          cnt_0    ----------------------------------------    Total                      9.040ns (2.420ns logic, 6.620ns route)                                       (26.8% logic, 73.2% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset:              8.619ns (Levels of Logic = 1)  Source:            al (FF)  Destination:       al (PAD)  Source Clock:      clk rising  Data Path: al to al                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDC:C->Q             21   0.992   3.025  al (al_OBUF)     OBUF:I->O                 4.602          al_OBUF (al)    ----------------------------------------    Total                      8.619ns (5.594ns logic, 3.025ns route)                                       (64.9% logic, 35.1% route)=========================================================================CPU : 3.60 / 4.13 s | Elapsed : 4.00 / 4.00 s --> Total memory usage is 56716 kilobytes

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产尤物一区二区在线| 欧美激情综合在线| 欧美电影一区二区| 91麻豆精品久久久久蜜臀| 欧美亚洲国产怡红院影院| 欧洲av在线精品| 欧美日韩色一区| 欧美久久久久久久久| 在线不卡欧美精品一区二区三区| 欧美日精品一区视频| 制服丝袜中文字幕一区| 日韩一区二区三区电影| 精品久久久久久久久久久久久久久久久| 91麻豆精品国产91久久久使用方法 | 久久婷婷综合激情| 欧美成人精品3d动漫h| 国产亚洲欧洲一区高清在线观看| 久久久久97国产精华液好用吗| 中文字幕av一区二区三区| 亚洲啪啪综合av一区二区三区| 亚洲一区二区精品久久av| 日本午夜一本久久久综合| 国产自产高清不卡| 成人av在线播放网址| 在线观看亚洲a| 欧美大片在线观看| 国产精品久久一卡二卡| 亚洲最大成人网4388xx| 五月婷婷另类国产| 狠狠色综合日日| av一区二区三区在线| 欧美另类久久久品| 精品国产一区二区精华| 国产精品美女一区二区在线观看| 一区二区三区四区不卡在线| 捆绑紧缚一区二区三区视频| 丁香六月综合激情| 欧美日韩视频在线一区二区| 久久久久久久一区| 一区二区三区精品视频在线| 精品一区二区免费在线观看| 不卡一区二区在线| 欧美乱熟臀69xxxxxx| 欧美激情一区二区三区四区| 亚洲国产综合91精品麻豆| 国产麻豆欧美日韩一区| 欧美中文字幕亚洲一区二区va在线| 欧美成人三级在线| 亚洲猫色日本管| 激情综合网激情| 欧美中文字幕亚洲一区二区va在线 | 欧美成人一区二区三区在线观看| 国产精品初高中害羞小美女文| 图片区小说区国产精品视频| 国产99精品国产| 欧美乱妇一区二区三区不卡视频| 国产精品午夜在线观看| 免费欧美在线视频| 色老汉一区二区三区| 久久久久久久久久久久久夜| 亚洲国产美国国产综合一区二区| 国产真实乱子伦精品视频| 欧美日韩亚洲综合在线| 中文字幕一区在线| 韩国一区二区三区| 在线播放欧美女士性生活| 亚洲色图一区二区三区| 国产精品自在在线| 在线播放日韩导航| 亚洲自拍欧美精品| av一二三不卡影片| 久久久精品黄色| 日韩电影免费在线| 在线视频一区二区三| 国产精品成人免费在线| 极品少妇xxxx精品少妇| 欧美一区二区三区啪啪| 一个色综合网站| 99热精品一区二区| 亚洲国产精品成人综合| 精品亚洲免费视频| 91精品国产色综合久久不卡电影 | 亚洲精品一卡二卡| 国产99久久久国产精品免费看 | 亚洲 欧美综合在线网络| 91影院在线观看| 国产精品欧美经典| 国产91色综合久久免费分享| 久久久三级国产网站| 精品一区二区三区视频在线观看 | 午夜精品久久久久久久久久| 在线免费av一区| 亚洲蜜桃精久久久久久久| 不卡欧美aaaaa| 亚洲欧洲av在线| thepron国产精品| 中文字幕一区二区三区在线不卡| 成人免费av资源| 欧美激情一区二区三区不卡 | 在线影视一区二区三区| 亚洲美女视频在线观看| 91网站最新网址| 一区二区三区在线观看国产| 色综合久久中文综合久久97| 一区二区视频在线| 欧美性生活影院| 午夜影院在线观看欧美| 91麻豆精品国产自产在线观看一区| 日韩国产一区二| 日韩精品综合一本久道在线视频| 久久99国内精品| 久久久国产精品麻豆| 成人一区二区三区| 亚洲人妖av一区二区| 色狠狠桃花综合| 亚洲sss视频在线视频| 欧美一级免费大片| 精品一区二区三区在线播放视频| 国产亚洲美州欧州综合国| 欧美亚洲高清一区| 一区二区三区波多野结衣在线观看| 色综合av在线| 天天综合日日夜夜精品| 日韩免费高清电影| 国产丶欧美丶日本不卡视频| **欧美大码日韩| 欧美日韩久久一区| 精品一区二区三区在线播放| 国产香蕉久久精品综合网| bt欧美亚洲午夜电影天堂| 亚洲一级不卡视频| 日韩欧美电影一区| 国产99久久久久| 亚洲一二三四久久| 久久综合九色综合97婷婷女人 | 9191精品国产综合久久久久久| 久久超级碰视频| 亚洲欧美在线视频观看| 欧美人妇做爰xxxⅹ性高电影 | 欧洲激情一区二区| 裸体一区二区三区| 国产精品久久久久一区二区三区共| 色综合久久中文字幕| 久久99这里只有精品| 国产精品视频在线看| 在线观看视频欧美| 国产毛片精品视频| 亚洲国产另类精品专区| 国产亚洲一区二区三区四区| 欧美在线观看视频一区二区三区| 精品一区二区三区在线播放视频| 1024成人网色www| 欧美大片一区二区三区| 91麻豆文化传媒在线观看| 免费成人在线影院| 亚洲激情综合网| 久久久久久久网| 5566中文字幕一区二区电影| 成a人片国产精品| 免费成人美女在线观看| 亚洲免费资源在线播放| 久久综合狠狠综合久久综合88| 欧洲国内综合视频| 成人午夜激情片| 蜜乳av一区二区| 亚洲黄色av一区| 国产欧美日韩久久| 日韩免费高清av| 欧美巨大另类极品videosbest | 欧美一区二区三区白人| 91亚洲国产成人精品一区二三 | 久久久久久毛片| 91麻豆精品国产91久久久久久久久 | 国产精品美女视频| 精品国产电影一区二区| 欧美在线观看禁18| 99久久精品国产麻豆演员表| 国产精品一区一区三区| 蜜桃av一区二区| 日韩中文字幕亚洲一区二区va在线| 亚洲欧洲国产专区| 日韩精品一级二级 | 亚洲欧美激情小说另类| 久久综合九色综合欧美亚洲| 91麻豆精品国产自产在线 | 日韩一区二区影院| 在线观看日韩毛片| 91香蕉视频mp4| av亚洲精华国产精华精华| 国产美女在线精品| 激情亚洲综合在线| 久久爱www久久做| 日本aⅴ亚洲精品中文乱码| 午夜一区二区三区视频| 亚洲在线视频网站| 亚洲激情在线播放| 一区二区三区中文字幕精品精品 | 午夜精品爽啪视频| 亚洲aⅴ怡春院| 婷婷综合久久一区二区三区|