亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? lcd.syr

?? vhdl經典源代碼——LCD控制
?? SYR
?? 第 1 頁 / 共 2 頁
字號:
Release 7.1.04i - xst H.42Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 2.29 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 2.29 s | Elapsed : 0.00 / 1.00 s --> Reading design: lcd.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "lcd.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "lcd"Output Format                      : NGCTarget Device                      : xc3s400-4-pq208---- Source OptionsTop Module Name                    : lcdAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : lcd.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file "E:/Cindy/working/UE_EXTBOARD/LCD/char_ram.vhd" in Library work.Architecture fun of Entity char_ram is up to date.Compiling vhdl file "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd" in Library work.Entity <lcd> compiled.Entity <lcd> (Architecture <behavioral>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <lcd> (Architecture <behavioral>).INFO:Xst:1739 - HDL ADVISOR - "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd" line 13: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.Entity <lcd> analyzed. Unit <lcd> generated.Analyzing Entity <char_ram> (Architecture <fun>).Entity <char_ram> analyzed. Unit <char_ram> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <char_ram>.    Related source file is "E:/Cindy/working/UE_EXTBOARD/LCD/char_ram.vhd".    Found 32x8-bit ROM for signal <$n0000>.    Summary:	inferred   1 ROM(s).Unit <char_ram> synthesized.Synthesizing Unit <lcd>.    Related source file is "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd".    Using one-hot encoding for signal <state>.    Found 1-bit register for signal <lcd_e>.    Found 8-bit tristate buffer for signal <data>.    Found 4-bit comparator less for signal <$n0007> created at line 167.    Found 7-bit comparator less for signal <$n0009> created at line 196.    Found 4-bit 4-to-1 multiplexer for signal <$n0026>.    Found 6-bit adder for signal <$n0027>.    Found 6-bit subtractor for signal <$n0028>.    Found 7-bit adder for signal <$n0031> created at line 199.    Found 4-bit adder for signal <$n0032> created at line 168.    Found 7-bit comparator less for signal <$n0039> created at line 144.    Found 7-bit comparator greater for signal <$n0040> created at line 144.    Found 7-bit comparator less for signal <$n0041> created at line 144.    Found 7-bit comparator greater for signal <$n0042> created at line 144.    Found 1-bit register for signal <clk_int>.    Found 21-bit up counter for signal <clkcnt>.    Found 1-bit register for signal <clkdiv>.    Found 7-bit register for signal <counter>.    Found 4-bit register for signal <div_counter>.    Found 1-bit register for signal <flag>.    Found 11-bit register for signal <state>.    Summary:	inferred   1 Counter(s).	inferred  15 D-type flip-flop(s).	inferred   4 Adder/Subtractor(s).	inferred   6 Comparator(s).	inferred   4 Multiplexer(s).	inferred   8 Tristate(s).Unit <lcd> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 1 32x8-bit ROM                      : 1# Adders/Subtractors               : 4 4-bit adder                       : 1 6-bit adder                       : 1 6-bit subtractor                  : 1 7-bit adder                       : 1# Counters                         : 1 21-bit up counter                 : 1# Registers                        : 7 1-bit register                    : 4 11-bit register                   : 1 4-bit register                    : 1 7-bit register                    : 1# Comparators                      : 6 4-bit comparator less             : 1 7-bit comparator greater          : 2 7-bit comparator less             : 3# Multiplexers                     : 1 4-bit 4-to-1 multiplexer          : 1# Tristates                        : 1 8-bit tristate buffer             : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================WARNING:Xst:1710 - FF/Latch  <state_10> (without init value) has a constant value of 0 in block <lcd>.WARNING:Xst:1710 - FF/Latch  <state_2> (without init value) has a constant value of 0 in block <lcd>.WARNING:Xst:1710 - FF/Latch  <state_7> (without init value) has a constant value of 0 in block <lcd>.Optimizing unit <lcd> ...Optimizing unit <char_ram> ...Loading device for application Rf_Device from file '3s400.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block lcd, actual ratio is 2.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : lcd.ngrTop Level Output File Name         : lcdOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 13Macro Statistics :# ROMs                             : 1#      32x8-bit ROM                : 1# Registers                        : 17#      1-bit register              : 15#      4-bit register              : 1#      7-bit register              : 1# Counters                         : 1#      21-bit up counter           : 1# Multiplexers                     : 1#      4-bit 4-to-1 multiplexer    : 1# Tristates                        : 1#      8-bit tristate buffer       : 1# Adders/Subtractors               : 2#      6-bit subtractor            : 1#      7-bit adder                 : 1# Comparators                      : 6#      4-bit comparator less       : 1#      7-bit comparator greater    : 2#      7-bit comparator less       : 3Cell Usage :# BELS                             : 212#      GND                         : 1#      INV                         : 7#      LUT1                        : 7#      LUT1_L                      : 5#      LUT2                        : 12#      LUT2_L                      : 4

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品一区二区三区在线播放| 日韩精品中午字幕| 丝袜国产日韩另类美女| 国产欧美日韩麻豆91| 在线日韩国产精品| 欧美日韩中文一区| 欧美色图激情小说| 欧美日韩一区二区三区四区五区| 色综合天天综合网国产成人综合天| 精品动漫一区二区三区在线观看| 国产亚洲短视频| 亚洲第一二三四区| 国产99精品国产| 精品国产免费视频| 国产香蕉久久精品综合网| 中文欧美字幕免费| 日韩理论在线观看| 亚洲一区二区视频| 国产精品1区2区| 欧美伊人久久大香线蕉综合69| 国产欧美日韩另类一区| 国产精品剧情在线亚洲| 一区二区成人在线视频| 一区二区三区在线观看欧美| 亚洲一区二区黄色| 亚洲国产成人tv| 玖玖九九国产精品| 99视频精品全部免费在线| 国产一区二区三区在线观看免费 | 欧美另类高清zo欧美| 国产精品久久精品日日| 精品一区二区三区影院在线午夜| 国产日韩精品一区二区浪潮av | 欧美乱熟臀69xxxxxx| 99r国产精品| 在线观看不卡视频| 亚洲色图制服诱惑| 成人黄色a**站在线观看| 亚洲一本大道在线| 国产麻豆精品一区二区| 欧美色倩网站大全免费| 国产欧美一区二区精品婷婷| 日韩高清一级片| 色综合久久久久综合| 日本一区免费视频| 麻豆精品久久久| 欧美日韩国产综合久久| 亚洲欧洲国产日韩| 国产电影精品久久禁18| 日韩一区二区不卡| 亚洲一区二区视频在线观看| 91在线播放网址| 中国色在线观看另类| 国产在线日韩欧美| 欧美一区二区三区思思人| 亚洲福利视频三区| 日本韩国欧美国产| 中文字幕亚洲成人| 福利一区在线观看| 久久久久一区二区三区四区| 经典三级视频一区| 日韩久久久精品| 久久精品国产99国产精品| 欧美一区二区免费| 午夜精品久久久久久久99水蜜桃| 在线观看亚洲一区| 亚洲在线视频一区| 欧美在线观看你懂的| 亚洲一区二区视频在线观看| 欧美在线观看你懂的| 亚洲国产视频直播| 欧美午夜电影在线播放| 亚洲午夜视频在线| 欧美日韩免费视频| 丝袜a∨在线一区二区三区不卡| 欧美三级在线视频| 图片区小说区区亚洲影院| 91 com成人网| 日韩高清在线观看| 欧美成人video| 国产麻豆成人精品| 国产精品午夜在线观看| 波多野结衣中文字幕一区二区三区 | 欧美日韩中文字幕一区| 亚洲第一会所有码转帖| 欧美日韩国产高清一区二区| 丝瓜av网站精品一区二区| 3d动漫精品啪啪一区二区竹菊| 日本亚洲天堂网| 日韩美女天天操| 国产成人自拍网| 国产精品欧美精品| 日本电影欧美片| 亚洲成在人线在线播放| 在线播放日韩导航| 久久草av在线| 国产精品久久精品日日| 欧美性色aⅴ视频一区日韩精品| 亚洲狠狠爱一区二区三区| 欧美一区二区三区男人的天堂| 久久er99热精品一区二区| 久久久久久久久久久黄色| 97精品久久久午夜一区二区三区 | 欧美视频完全免费看| 日韩综合在线视频| 精品美女在线播放| 99久久精品国产一区二区三区| 亚洲综合一区在线| 日韩三级免费观看| 成人久久视频在线观看| 亚洲图片欧美色图| 2023国产精华国产精品| 91老师片黄在线观看| 青青草视频一区| 国产精品免费人成网站| 欧美日韩专区在线| 国产成人综合亚洲网站| 亚洲综合视频网| 欧美精品一区二区精品网| 99精品欧美一区二区蜜桃免费 | 欧美一级免费大片| 国产夫妻精品视频| 亚洲综合久久av| 久久久久久电影| 欧美色大人视频| 国产91精品久久久久久久网曝门| 亚洲午夜视频在线观看| 国产日本欧洲亚洲| 777亚洲妇女| jlzzjlzz亚洲日本少妇| 蜜桃免费网站一区二区三区| 中文字幕色av一区二区三区| 日韩女优制服丝袜电影| 91蜜桃在线免费视频| 国产一区欧美日韩| 亚洲一区二区三区四区的| 中文一区二区在线观看| 日韩精品一区二区三区四区视频 | 亚洲成人精品一区| 中文字幕成人在线观看| 欧美一区二视频| 色系网站成人免费| 国产经典欧美精品| 午夜av电影一区| 亚洲欧美日韩国产中文在线| 久久久久久久综合日本| 91精品福利在线一区二区三区| 一本久久a久久免费精品不卡| 国内精品伊人久久久久av影院| 亚洲国产日韩一级| 亚洲欧美日本在线| 国产欧美一区二区精品性色 | 奇米影视一区二区三区| 亚洲三级在线免费| 国产亚洲欧美日韩俺去了| 欧美一区二区二区| 欧美日韩一区二区三区视频| 一本到高清视频免费精品| 国产成人免费视频一区| 麻豆精品一区二区三区| 亚洲一二三四久久| 亚洲欧美激情小说另类| 中文字幕精品一区二区三区精品| 亚洲精品一区二区三区福利| 欧美高清性hdvideosex| 欧美日韩你懂的| 日本高清不卡一区| 91免费观看视频| www.av亚洲| 成人美女在线视频| 国产91精品一区二区麻豆亚洲| 久久精品99国产精品日本| 免费在线成人网| 日产国产高清一区二区三区| 亚洲成人精品在线观看| 一区二区三区精品视频在线| 亚洲摸摸操操av| 一区二区三区在线观看国产| 亚洲乱码国产乱码精品精小说| 国产精品第四页| 中文字幕日韩一区二区| 亚洲欧美怡红院| 亚洲美女免费在线| 一区二区三区久久| 亚洲超碰精品一区二区| 午夜精品久久久久久久| 男女视频一区二区| 久久av资源网| 国产传媒一区在线| 不卡的看片网站| 色域天天综合网| 欧美人与禽zozo性伦| 欧美一区二区三区在线视频| 欧美成人在线直播| 精品欧美一区二区久久| 欧美激情一区二区三区不卡| 亚洲欧洲美洲综合色网| 一区二区三区在线观看动漫| 婷婷综合另类小说色区| 久久精品国产秦先生|