亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? __projnav.log

?? vhdl經典源代碼——LCD控制
?? LOG
?? 第 1 頁 / 共 3 頁
字號:
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file "E:/Cindy/working/UE_EXTBOARD/LCD/char_ram.vhd" in Library work.Entity <char_ram> compiled.Entity <char_ram> (Architecture <fun>) compiled.Compiling vhdl file "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd" in Library work.Entity <lcd> compiled.Entity <lcd> (Architecture <Behavioral>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <lcd> (Architecture <Behavioral>).INFO:Xst:1739 - HDL ADVISOR - "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd" line 13: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.Entity <lcd> analyzed. Unit <lcd> generated.Analyzing Entity <char_ram> (Architecture <fun>).Entity <char_ram> analyzed. Unit <char_ram> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <char_ram>.    Related source file is "E:/Cindy/working/UE_EXTBOARD/LCD/char_ram.vhd".    Found 32x8-bit ROM for signal <$n0000>.    Summary:	inferred   1 ROM(s).Unit <char_ram> synthesized.Synthesizing Unit <lcd>.    Related source file is "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd".    Using one-hot encoding for signal <state>.    Found 1-bit register for signal <lcd_e>.    Found 8-bit tristate buffer for signal <data>.    Found 4-bit comparator less for signal <$n0007> created at line 167.    Found 7-bit comparator less for signal <$n0009> created at line 196.    Found 4-bit 4-to-1 multiplexer for signal <$n0026>.    Found 6-bit adder for signal <$n0027>.    Found 6-bit subtractor for signal <$n0028>.    Found 7-bit adder for signal <$n0031> created at line 199.    Found 4-bit adder for signal <$n0032> created at line 168.    Found 7-bit comparator less for signal <$n0039> created at line 144.    Found 7-bit comparator greater for signal <$n0040> created at line 144.    Found 7-bit comparator less for signal <$n0041> created at line 144.    Found 7-bit comparator greater for signal <$n0042> created at line 144.    Found 1-bit register for signal <clk_int>.    Found 21-bit up counter for signal <clkcnt>.    Found 1-bit register for signal <clkdiv>.    Found 7-bit register for signal <counter>.    Found 4-bit register for signal <div_counter>.    Found 1-bit register for signal <flag>.    Found 11-bit register for signal <state>.    Summary:	inferred   1 Counter(s).	inferred  15 D-type flip-flop(s).	inferred   4 Adder/Subtractor(s).	inferred   6 Comparator(s).	inferred   4 Multiplexer(s).	inferred   8 Tristate(s).Unit <lcd> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 1 32x8-bit ROM                      : 1# Adders/Subtractors               : 4 4-bit adder                       : 1 6-bit adder                       : 1 6-bit subtractor                  : 1 7-bit adder                       : 1# Counters                         : 1 21-bit up counter                 : 1# Registers                        : 7 1-bit register                    : 4 11-bit register                   : 1 4-bit register                    : 1 7-bit register                    : 1# Comparators                      : 6 4-bit comparator less             : 1 7-bit comparator greater          : 2 7-bit comparator less             : 3# Multiplexers                     : 1 4-bit 4-to-1 multiplexer          : 1# Tristates                        : 1 8-bit tristate buffer             : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================WARNING:Xst:1710 - FF/Latch  <state_10> (without init value) has a constant value of 0 in block <lcd>.WARNING:Xst:1895 - Due to other FF/Latch trimming, FF/Latch  <state_2> (without init value) has a constant value of 0 in block <lcd>.WARNING:Xst:1895 - Due to other FF/Latch trimming, FF/Latch  <state_7> (without init value) has a constant value of 0 in block <lcd>.Optimizing unit <lcd> ...Optimizing unit <char_ram> ...Loading device for application Rf_Device from file '3s400.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block lcd, actual ratio is 2.=========================================================================*                            Final Report                               *=========================================================================Device utilization summary:---------------------------Selected Device : 3s400pq208-4  Number of Slices:                      72  out of   3584     2%   Number of Slice Flip Flops:            44  out of   7168     0%   Number of 4 input LUTs:               128  out of   7168     1%   Number of bonded IOBs:                 13  out of    141     9%   Number of GCLKs:                        2  out of      8    25%  =========================================================================TIMING REPORTClock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 21    |clk_int:Q                          | BUFG                   | 20    |tc_clkcnt(_n0020103:O)             | NONE(*)(clkdiv)        | 1     |clkdiv:Q                           | NONE                   | 2     |-----------------------------------+------------------------+-------+(*) This 1 clock signal(s) are generated by combinatorial logic,and XST is not able to identify which are the primary clock signals.Please use the CLOCK_SIGNAL constraint to specify the clock signal(s) generated by combinatorial logic.INFO:Xst:2169 - HDL ADVISOR - Some clock signals were not automatically buffered by XST with BUFG/BUFR resources. Please use the buffer_type constraint in order to insert these buffers to the clock signals to help prevent skew problems.Timing Summary:---------------Speed Grade: -4   Minimum period: 8.987ns (Maximum Frequency: 111.272MHz)   Minimum input arrival time before clock: No path found   Maximum output required time after clock: 23.389ns   Maximum combinational path delay: No path found=========================================================================

Project Navigator Auto-Make Log File-------------------------------------

Started process "Translate".Command Line: ngdbuild -intstyle ise -dd e:\cindy\working\ue_extboard\lcd/_ngo-nt timestamp -uc LCD.ucf -p xc3s400-pq208-4 lcd.ngc lcd.ngd Reading NGO file 'E:/Cindy/working/UE_EXTBOARD/LCD/lcd.ngc' ...Applying constraints in "LCD.ucf" to the design...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "lcd.ngd" ...Writing NGDBUILD log file "lcd.bld"...NGDBUILD done.
Started process "Map".Using target part "3s400pq208-4".Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...Running related packing...Design Summary:Number of errors:      0Number of warnings:    2Logic Utilization:  Number of Slice Flip Flops:          44 out of   7,168    1%  Number of 4 input LUTs:             119 out of   7,168    1%Logic Distribution:  Number of occupied Slices:                           73 out of   3,584    2%    Number of Slices containing only related logic:      73 out of      73  100%    Number of Slices containing unrelated logic:          0 out of      73    0%      *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:            131 out of   7,168    1%  Number used as logic:                119  Number used as a route-thru:          12  Number of bonded IOBs:               13 out of     141    9%  Number of GCLKs:                     2 out of       8   25%Total equivalent gate count for design:  1,321Additional JTAG gate count for IOBs:  624Peak Memory Usage:  101 MBNOTES:   Related logic is defined as being logic that shares connectivity - e.g. two   LUTs are "related" if they share common inputs.  When assembling slices,   Map gives priority to combine logic that is related.  Doing so results in   the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin packing   unrelated logic into a slice once 99% of the slices are occupied through   related logic packing.   Note that once logic distribution reaches the 99% level through related   logic packing, this does not mean the device is completely utilized.   Unrelated logic packing will then begin, continuing until all usable LUTs   and FFs are occupied.  Depending on your timing budget, increased levels of   unrelated logic packing may adversely affect the overall timing performance   of your design.Mapping completed.See MAP report file "lcd_map.mrp" for details.
Started process "Place & Route".Constraints file: lcd.pcf.Loading device for application Rf_Device from file '3s400.nph' in environmentD:/Xilinx.   "lcd" is an NCD, version 3.1, device xc3s400, package pq208, speed -4Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)Device speed data version:  "PRODUCTION 1.37 2005-07-22".Device Utilization Summary:   Number of BUFGMUXs                  2 out of 8      25%   Number of External IOBs            13 out of 141     9%      Number of LOCed IOBs            13 out of 13    100%   Number of Slices                   73 out of 3584    2%      Number of SLICEMs                0 out of 1792    0%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Starting PlacerPhase 1.1Phase 1.1 (Checksum:989835) REAL time: 2 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 2 secs Phase 3.2.Phase 3.2 (Checksum:1c9c37d) REAL time: 2 secs Phase 4.8.Phase 4.8 (Checksum:994647) REAL time: 2 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 2 secs Phase 6.18Phase 6.18 (Checksum:39386fa) REAL time: 2 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 2 secs Writing design to file lcd.ncdTotal REAL time to Placer completion: 2 secs Total CPU time to Placer completion: 1 secs Starting RouterPhase 1: 549 unrouted;       REAL time: 2 secs Phase 2: 517 unrouted;       REAL time: 2 secs Phase 3: 222 unrouted;       REAL time: 2 secs Phase 4: 0 unrouted;       REAL time: 2 secs WARNING:Route - CLK Net:clkdivmay have excessive skew because 1 NON-CLK pinsfailed to route using a CLK template.WARNING:Route - CLK Net:clk_intmay have excessive skew because 1 NON-CLK pinsfailed to route using a CLK template.Total REAL time to Router completion: 2 secs Total CPU time to Router completion: 2 secs Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+|           clk_BUFGP |      BUFGMUX1| No   |   11 |  0.019     |  1.033      |+---------------------+--------------+------+------+------------+-------------+|             clk_int |      BUFGMUX6| No   |   15 |  0.020     |  1.034      |+---------------------+--------------+------+------+------------+-------------+|           tc_clkcnt |         Local|      |    1 |  0.000     |  1.010      |+---------------------+--------------+------+------+------------+-------------+|              clkdiv |         Local|      |    3 |  0.065     |  2.049      |+---------------------+--------------+------+------+------------+-------------+Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 3 secs Total CPU time to PAR completion: 2 secs Peak Memory Usage:  77 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 2Number of info messages: 1Writing design to file lcd.ncdPAR done!Started process "Generate Post-Place & Route Static Timing".Loading device for application Rf_Device from file '3s400.nph' in environmentD:/Xilinx.   "lcd" is an NCD, version 3.1, device xc3s400, package pq208, speed -4Analysis completed Tue Feb 07 14:04:05 2006--------------------------------------------------------------------------------Generating Report ...Number of warnings: 0Total time: 2 secs 

Project Navigator Auto-Make Log File-------------------------------------


Started process "Generate Programming File".WARNING:PhysDesignRules:372 - Gated clock. Clock net tc_clkcnt is sourced by a   combinatorial pin. This is not good design practice. Use the CE pin to   control the loading of data into the flip-flop.

Project Navigator Auto-Make Log File

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲激情男女视频| 欧美视频在线观看一区二区| 麻豆精品视频在线观看| 午夜精品久久久久久久久久 | 日韩一区在线播放| 欧美—级在线免费片| 亚洲欧美日韩一区| 国产精品成人网| 国产精品福利一区| 国产精品国产精品国产专区不片| 国产亚洲精品资源在线26u| 精品成人私密视频| 久久精品人人爽人人爽| 国产午夜精品久久久久久免费视 | 麻豆精品一区二区综合av| 免费成人av资源网| 国产最新精品精品你懂的| 国产精品一二三| 成人高清伦理免费影院在线观看| 成人一级黄色片| 91美女在线观看| 在线亚洲人成电影网站色www| 在线观看日韩电影| 欧美一区午夜视频在线观看| 欧美一二三区在线观看| 久久久久久影视| 亚洲色图欧美激情| 午夜日韩在线观看| 激情六月婷婷久久| av电影一区二区| 欧美日本一道本在线视频| 欧美一级二级在线观看| 久久久av毛片精品| 一区二区三区免费网站| 日韩电影在线免费观看| 高清视频一区二区| 欧美在线免费观看亚洲| 日韩一级大片在线观看| 亚洲国产精品成人综合色在线婷婷| 亚洲欧洲成人自拍| 日韩成人精品在线观看| 国产精品99久久久久久有的能看 | 国产欧美视频一区二区三区| 亚洲人成网站在线| 日本不卡视频一二三区| 国产成人av电影在线播放| 欧美综合久久久| 精品日韩在线一区| 亚洲人午夜精品天堂一二香蕉| 亚洲成av人片在线观看| 粉嫩av一区二区三区在线播放 | 久久免费美女视频| 亚洲精品五月天| 卡一卡二国产精品| 91麻豆视频网站| 日韩美女视频在线| 一区二区成人在线| 国产精品一区二区免费不卡| 欧美唯美清纯偷拍| 国产日韩欧美高清在线| 午夜久久福利影院| 日韩一区二区三区免费观看| 中文字幕精品一区二区精品绿巨人| 亚洲成av人影院在线观看网| 成人黄色a**站在线观看| 日韩欧美在线综合网| 一个色妞综合视频在线观看| 精品一区二区三区免费| 在线精品国精品国产尤物884a| 日韩久久精品一区| 亚洲观看高清完整版在线观看| 国产精品一二一区| 日韩欧美国产午夜精品| 午夜欧美视频在线观看| 色综合激情久久| 国产精品灌醉下药二区| 激情文学综合丁香| 欧美成人性战久久| 日韩高清不卡一区| 欧美日韩免费电影| 亚洲最色的网站| 99视频在线精品| 国产精品私人影院| 日韩影视精彩在线| 成人深夜视频在线观看| 在线视频你懂得一区| 国产精品日韩精品欧美在线| 蜜桃在线一区二区三区| 欧美二区在线观看| 亚欧色一区w666天堂| 在线观看网站黄不卡| 综合久久一区二区三区| 成人sese在线| 国产精品色婷婷| 高清国产一区二区| 亚洲激情中文1区| 91丨porny丨国产| **欧美大码日韩| 不卡的av电影在线观看| 国产精品蜜臀av| 99久久免费视频.com| 亚洲国产精品精华液2区45| 国产综合色视频| 国产欧美一区二区三区网站| 国产在线视频一区二区三区| 久久婷婷色综合| 国产91在线|亚洲| 亚洲国产成人在线| 99国内精品久久| 亚洲视频资源在线| 在线观看亚洲专区| 日韩中文字幕区一区有砖一区| 91精品国产美女浴室洗澡无遮挡| 日韩高清欧美激情| 精品国产一区二区在线观看| 精品一区二区三区av| 久久精品亚洲麻豆av一区二区| 国产成人在线网站| 一区免费观看视频| 欧美亚洲精品一区| 日本欧美一区二区三区乱码| 欧美成人bangbros| 婷婷国产v国产偷v亚洲高清| 久久综合九色综合97_久久久| kk眼镜猥琐国模调教系列一区二区| 一区二区三区在线视频免费 | 亚洲欧洲精品一区二区精品久久久 | 亚洲精品视频免费观看| 欧美日本乱大交xxxxx| 成人激情黄色小说| 激情综合色播激情啊| 五月婷婷另类国产| 一区二区三区免费观看| 爽好久久久欧美精品| 最新日韩av在线| 中文字幕av资源一区| 蜜臀99久久精品久久久久久软件| 日韩成人免费在线| 亚洲bt欧美bt精品| 亚洲欧洲精品成人久久奇米网| 日韩精品影音先锋| 精品国产亚洲在线| 国产午夜精品在线观看| 九九九久久久精品| 久久久久国产精品麻豆ai换脸| av在线综合网| 国产精品天干天干在线综合| 欧美日韩在线亚洲一区蜜芽| 久久99精品国产.久久久久久| 中文字幕欧美三区| 69堂国产成人免费视频| av成人免费在线观看| 午夜精品久久久| 国产精品欧美一区喷水| 欧美人与禽zozo性伦| 色婷婷亚洲综合| 国产一区欧美一区| 亚洲色欲色欲www| 日韩三区在线观看| 日本乱人伦aⅴ精品| 免费看日韩a级影片| 亚洲蜜臀av乱码久久精品| 日韩欧美亚洲一区二区| 色婷婷综合五月| 精品综合免费视频观看| 樱花影视一区二区| 久久久久久久免费视频了| 欧美视频自拍偷拍| 成人激情开心网| 精品夜夜嗨av一区二区三区| 亚洲国产乱码最新视频| 国产精品不卡在线观看| 精品三级在线观看| 在线不卡一区二区| 日本精品一级二级| 国产精品99久久久久久宅男| 青青草原综合久久大伊人精品优势| 亚洲人一二三区| 中文字幕精品一区| 久久久精品天堂| 欧美变态口味重另类| 欧美日韩成人在线一区| 99久久国产综合精品麻豆| 国产伦精品一区二区三区免费| 青草av.久久免费一区| 亚洲午夜私人影院| 亚洲精品日产精品乱码不卡| 国产欧美精品一区二区色综合| 欧美成人三级电影在线| 欧美一区二区三区影视| 欧美视频自拍偷拍| 色94色欧美sute亚洲线路一ni| av欧美精品.com| av电影天堂一区二区在线观看| 国产一区二区不卡| 国产一区久久久| 国产一区二区不卡| 国产高清不卡一区| 国产九色精品成人porny| 久久av资源站|