亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? __projnav.log

?? vhdl經典源代碼——LCD控制
?? LOG
?? 第 1 頁 / 共 3 頁
字號:
Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file "E:/Cindy/working/UE_EXTBOARD/LCD/char_ram.vhd" in Library work.Architecture fun of Entity char_ram is up to date.Compiling vhdl file "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd" in Library work.Entity <lcd> compiled.Entity <lcd> (Architecture <behavioral>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <lcd> (Architecture <behavioral>).INFO:Xst:1739 - HDL ADVISOR - "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd" line 13: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.Entity <lcd> analyzed. Unit <lcd> generated.Analyzing Entity <char_ram> (Architecture <fun>).Entity <char_ram> analyzed. Unit <char_ram> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <char_ram>.    Related source file is "E:/Cindy/working/UE_EXTBOARD/LCD/char_ram.vhd".    Found 32x8-bit ROM for signal <$n0000>.    Summary:	inferred   1 ROM(s).Unit <char_ram> synthesized.Synthesizing Unit <lcd>.    Related source file is "E:/Cindy/working/UE_EXTBOARD/LCD/lcd.vhd".    Using one-hot encoding for signal <state>.    Found 1-bit register for signal <lcd_e>.    Found 8-bit tristate buffer for signal <data>.    Found 4-bit comparator less for signal <$n0007> created at line 167.    Found 7-bit comparator less for signal <$n0009> created at line 196.    Found 4-bit 4-to-1 multiplexer for signal <$n0026>.    Found 6-bit adder for signal <$n0027>.    Found 6-bit subtractor for signal <$n0028>.    Found 7-bit adder for signal <$n0031> created at line 199.    Found 4-bit adder for signal <$n0032> created at line 168.    Found 7-bit comparator less for signal <$n0039> created at line 144.    Found 7-bit comparator greater for signal <$n0040> created at line 144.    Found 7-bit comparator less for signal <$n0041> created at line 144.    Found 7-bit comparator greater for signal <$n0042> created at line 144.    Found 1-bit register for signal <clk_int>.    Found 21-bit up counter for signal <clkcnt>.    Found 1-bit register for signal <clkdiv>.    Found 7-bit register for signal <counter>.    Found 4-bit register for signal <div_counter>.    Found 1-bit register for signal <flag>.    Found 11-bit register for signal <state>.    Summary:	inferred   1 Counter(s).	inferred  15 D-type flip-flop(s).	inferred   4 Adder/Subtractor(s).	inferred   6 Comparator(s).	inferred   4 Multiplexer(s).	inferred   8 Tristate(s).Unit <lcd> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 1 32x8-bit ROM                      : 1# Adders/Subtractors               : 4 4-bit adder                       : 1 6-bit adder                       : 1 6-bit subtractor                  : 1 7-bit adder                       : 1# Counters                         : 1 21-bit up counter                 : 1# Registers                        : 7 1-bit register                    : 4 11-bit register                   : 1 4-bit register                    : 1 7-bit register                    : 1# Comparators                      : 6 4-bit comparator less             : 1 7-bit comparator greater          : 2 7-bit comparator less             : 3# Multiplexers                     : 1 4-bit 4-to-1 multiplexer          : 1# Tristates                        : 1 8-bit tristate buffer             : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================WARNING:Xst:1710 - FF/Latch  <state_10> (without init value) has a constant value of 0 in block <lcd>.WARNING:Xst:1710 - FF/Latch  <state_2> (without init value) has a constant value of 0 in block <lcd>.WARNING:Xst:1710 - FF/Latch  <state_7> (without init value) has a constant value of 0 in block <lcd>.Optimizing unit <lcd> ...Optimizing unit <char_ram> ...Loading device for application Rf_Device from file '3s400.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block lcd, actual ratio is 2.=========================================================================*                            Final Report                               *=========================================================================Device utilization summary:---------------------------Selected Device : 3s400pq208-4  Number of Slices:                      72  out of   3584     2%   Number of Slice Flip Flops:            44  out of   7168     0%   Number of 4 input LUTs:               128  out of   7168     1%   Number of bonded IOBs:                 13  out of    141     9%   Number of GCLKs:                        2  out of      8    25%  =========================================================================TIMING REPORTClock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 21    |clk_int:Q                          | BUFG                   | 20    |tc_clkcnt(_n0020103:O)             | NONE(*)(clkdiv)        | 1     |clkdiv:Q                           | NONE                   | 2     |-----------------------------------+------------------------+-------+(*) This 1 clock signal(s) are generated by combinatorial logic,and XST is not able to identify which are the primary clock signals.Please use the CLOCK_SIGNAL constraint to specify the clock signal(s) generated by combinatorial logic.INFO:Xst:2169 - HDL ADVISOR - Some clock signals were not automatically buffered by XST with BUFG/BUFR resources. Please use the buffer_type constraint in order to insert these buffers to the clock signals to help prevent skew problems.Timing Summary:---------------Speed Grade: -4   Minimum period: 8.987ns (Maximum Frequency: 111.272MHz)   Minimum input arrival time before clock: No path found   Maximum output required time after clock: 23.389ns   Maximum combinational path delay: No path found=========================================================================
Started process "Translate".Command Line: ngdbuild -intstyle ise -dd e:\cindy\working\ue_extboard\lcd/_ngo-nt timestamp -uc LCD.ucf -p xc3s400-pq208-4 lcd.ngc lcd.ngd Reading NGO file 'E:/Cindy/working/UE_EXTBOARD/LCD/lcd.ngc' ...Applying constraints in "LCD.ucf" to the design...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "lcd.ngd" ...Writing NGDBUILD log file "lcd.bld"...NGDBUILD done.
Started process "Map".Using target part "3s400pq208-4".Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...Running related packing...Design Summary:Number of errors:      0Number of warnings:    2Logic Utilization:  Number of Slice Flip Flops:          44 out of   7,168    1%  Number of 4 input LUTs:             119 out of   7,168    1%Logic Distribution:  Number of occupied Slices:                           73 out of   3,584    2%    Number of Slices containing only related logic:      73 out of      73  100%    Number of Slices containing unrelated logic:          0 out of      73    0%      *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:            131 out of   7,168    1%  Number used as logic:                119  Number used as a route-thru:          12  Number of bonded IOBs:               13 out of     141    9%  Number of GCLKs:                     2 out of       8   25%Total equivalent gate count for design:  1,321Additional JTAG gate count for IOBs:  624Peak Memory Usage:  101 MBNOTES:   Related logic is defined as being logic that shares connectivity - e.g. two   LUTs are "related" if they share common inputs.  When assembling slices,   Map gives priority to combine logic that is related.  Doing so results in   the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin packing   unrelated logic into a slice once 99% of the slices are occupied through   related logic packing.   Note that once logic distribution reaches the 99% level through related   logic packing, this does not mean the device is completely utilized.   Unrelated logic packing will then begin, continuing until all usable LUTs   and FFs are occupied.  Depending on your timing budget, increased levels of   unrelated logic packing may adversely affect the overall timing performance   of your design.Mapping completed.See MAP report file "lcd_map.mrp" for details.
Started process "Place & Route".Constraints file: lcd.pcf.Loading device for application Rf_Device from file '3s400.nph' in environmentD:/Xilinx.   "lcd" is an NCD, version 3.1, device xc3s400, package pq208, speed -4Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)Device speed data version:  "PRODUCTION 1.37 2005-07-22".Device Utilization Summary:   Number of BUFGMUXs                  2 out of 8      25%   Number of External IOBs            13 out of 141     9%      Number of LOCed IOBs            13 out of 13    100%   Number of Slices                   73 out of 3584    2%      Number of SLICEMs                0 out of 1792    0%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Starting PlacerPhase 1.1Phase 1.1 (Checksum:989835) REAL time: 2 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 2 secs Phase 3.2.Phase 3.2 (Checksum:1c9c37d) REAL time: 2 secs Phase 4.8..Phase 4.8 (Checksum:991aeb) REAL time: 2 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 2 secs Phase 6.18Phase 6.18 (Checksum:39386fa) REAL time: 3 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 3 secs Writing design to file lcd.ncdTotal REAL time to Placer completion: 3 secs Total CPU time to Placer completion: 1 secs Starting RouterPhase 1: 549 unrouted;       REAL time: 3 secs Phase 2: 519 unrouted;       REAL time: 3 secs Phase 3: 241 unrouted;       REAL time: 3 secs Phase 4: 0 unrouted;       REAL time: 3 secs WARNING:Route - CLK Net:clkdivmay have excessive skew because 2 CLK pins and 1 NON_CLK pinsfailed to route using a CLK template.WARNING:Route - CLK Net:clk_intmay have excessive skew because 1 NON-CLK pinsfailed to route using a CLK template.Total REAL time to Router completion: 3 secs Total CPU time to Router completion: 2 secs Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+|           clk_BUFGP |      BUFGMUX0| No   |   11 |  0.019     |  1.033      |+---------------------+--------------+------+------+------------+-------------+|             clk_int |      BUFGMUX2| No   |   15 |  0.001     |  1.034      |+---------------------+--------------+------+------+------------+-------------+|           tc_clkcnt |         Local|      |    1 |  0.000     |  1.345      |+---------------------+--------------+------+------+------------+-------------+|              clkdiv |         Local|      |    3 |  0.000     |  1.088      |+---------------------+--------------+------+------+------------+-------------+Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 4 secs Total CPU time to PAR completion: 2 secs Peak Memory Usage:  77 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 2Number of info messages: 1Writing design to file lcd.ncdPAR done!Started process "Generate Post-Place & Route Static Timing".Loading device for application Rf_Device from file '3s400.nph' in environmentD:/Xilinx.   "lcd" is an NCD, version 3.1, device xc3s400, package pq208, speed -4Analysis completed Tue Feb 07 14:36:30 2006--------------------------------------------------------------------------------Generating Report ...Number of warnings: 0Total time: 2 secs 

Project Navigator Auto-Make Log File-------------------------------------


Started process "Generate Programming File".WARNING:PhysDesignRules:372 - Gated clock. Clock net tc_clkcnt is sourced by a   combinatorial pin. This is not good design practice. Use the CE pin to   control the loading of data into the flip-flop.

Project Navigator Auto-Make Log File-------------------------------------


Started process "Generate Programming File".WARNING:PhysDesignRules:372 - Gated clock. Clock net tc_clkcnt is sourced by a   combinatorial pin. This is not good design practice. Use the CE pin to   control the loading of data into the flip-flop.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产一区在线视频| 国产清纯美女被跳蛋高潮一区二区久久w | 精品国产欧美一区二区| 日韩精品成人一区二区在线| 欧美日本一区二区三区| 日本最新不卡在线| 久久综合九色综合97婷婷女人 | 中文字幕精品三区| 97久久精品人人做人人爽| 亚洲色欲色欲www| 欧美日韩日本视频| 免费在线观看日韩欧美| 久久综合九色综合97_久久久| 国产盗摄女厕一区二区三区| 亚洲欧洲av在线| 欧美午夜在线观看| 日本欧美一区二区在线观看| 久久综合久久鬼色| av电影在线观看不卡| 亚洲永久精品大片| 日韩一区二区三区免费观看| 国产99久久久国产精品潘金| 亚洲精品欧美在线| 日韩一区二区免费在线电影| 国产黑丝在线一区二区三区| 亚洲资源在线观看| 久久久三级国产网站| 91免费观看视频在线| 免费观看成人av| 亚洲图片激情小说| 日韩欧美一级在线播放| 成人激情午夜影院| 日韩高清一级片| 国产精品久久久久桃色tv| 欧美日韩一区二区三区高清| 国产精品亚洲第一| 亚洲妇熟xx妇色黄| 中文字幕不卡在线| 欧美一区二区三区视频| 不卡视频一二三| 久久成人羞羞网站| 亚洲精品乱码久久久久久 | 色妞www精品视频| 另类中文字幕网| 一区二区三区成人在线视频| 久久综合成人精品亚洲另类欧美 | 99视频一区二区| 免费在线成人网| 一区二区视频在线看| 国产欧美综合在线观看第十页| 欧美男男青年gay1069videost| av影院午夜一区| 国产一区二区三区四区五区入口| 亚洲国产视频在线| 成人欧美一区二区三区小说| 日韩免费视频一区| 4438成人网| 欧美色图片你懂的| 91浏览器打开| 99在线热播精品免费| 国产suv精品一区二区三区| 免费精品视频最新在线| 午夜精品成人在线| 亚洲图片自拍偷拍| 亚洲精品中文字幕乱码三区| 国产精品久久久久影视| 国产拍欧美日韩视频二区| 精品奇米国产一区二区三区| 欧美一三区三区四区免费在线看| 欧美日韩一级视频| 欧美亚洲禁片免费| 欧美在线小视频| 日本韩国一区二区三区视频| 91丨九色丨黑人外教| 成a人片国产精品| 99v久久综合狠狠综合久久| 97成人超碰视| 在线这里只有精品| 欧美亚洲动漫精品| 欧美麻豆精品久久久久久| 欧美精品tushy高清| 制服.丝袜.亚洲.中文.综合| 日韩一区二区中文字幕| 日韩丝袜情趣美女图片| 精品91自产拍在线观看一区| 久久一日本道色综合| 久久久另类综合| 国产精品夫妻自拍| 亚洲精品国产无天堂网2021 | 国产iv一区二区三区| 国产不卡视频在线播放| 成年人国产精品| 欧美丝袜丝交足nylons图片| 欧美高清激情brazzers| 日韩欧美国产综合在线一区二区三区| 欧美精品一区二区在线播放| 国产欧美视频一区二区| 亚洲天堂中文字幕| 亚洲成a人片在线观看中文| 美腿丝袜在线亚洲一区| 国产99久久久精品| 欧美体内she精高潮| 欧美一级片在线看| 国产午夜精品一区二区三区四区| 国产精品欧美久久久久无广告| 一区二区免费看| 久久精品噜噜噜成人av农村| 国产成人在线影院| 色丁香久综合在线久综合在线观看| 欧美人妖巨大在线| 久久影院午夜论| 一区二区三区中文在线| 精品一区二区日韩| 91亚洲国产成人精品一区二区三| 欧美视频一区二区| 国产亚洲精品aa午夜观看| 亚洲乱码精品一二三四区日韩在线| 天天操天天综合网| 岛国av在线一区| 欧美精品三级在线观看| 中文字幕av一区二区三区免费看| 亚洲午夜久久久久中文字幕久| 国产精品一二三四| 777欧美精品| 中文字幕一区二区三区在线观看| 青椒成人免费视频| 一本一道综合狠狠老| xfplay精品久久| 三级久久三级久久| 不卡av免费在线观看| 日韩精品一区二| 亚洲国产成人porn| www.在线欧美| 久久久国产午夜精品| 日韩精品欧美成人高清一区二区| 99精品久久免费看蜜臀剧情介绍| 精品国产乱码久久久久久免费| 亚洲高清免费观看| 国产日产亚洲精品系列| 久久国产婷婷国产香蕉| 色网综合在线观看| 国产欧美一区二区精品忘忧草 | 欧美性三三影院| 久久久国产精品不卡| 日韩电影在线免费看| 欧美性淫爽ww久久久久无| 国产精品久久国产精麻豆99网站| 九九**精品视频免费播放| 91福利视频网站| 中文在线资源观看网站视频免费不卡| 久久精品999| 欧美精品 国产精品| 一区二区三区中文字幕电影| 99re热这里只有精品视频| 久久九九国产精品| 国产一区二区三区四区五区入口 | 国产成人免费视频网站| 日韩一区二区在线播放| 日本美女视频一区二区| 欧美日韩国产一级二级| 亚洲伊人色欲综合网| 色婷婷综合视频在线观看| 综合av第一页| 97国产精品videossex| 中文字幕人成不卡一区| 成人黄色网址在线观看| ...中文天堂在线一区| 97成人超碰视| 亚洲自拍都市欧美小说| 欧美少妇性性性| 五月天一区二区三区| 91麻豆精品国产91久久久| 日本成人在线一区| 精品免费国产二区三区| 国产一区二区三区视频在线播放| 久久女同精品一区二区| 粉嫩嫩av羞羞动漫久久久| 日本一区二区三区视频视频| 成人黄色电影在线 | 国产精品自在在线| 337p日本欧洲亚洲大胆精品| 国产乱码精品一区二区三| 久久久国产一区二区三区四区小说| 国产剧情一区在线| 国产精品久久久久久一区二区三区| av成人免费在线| 亚洲精品免费一二三区| 91精品久久久久久蜜臀| 精品一区二区免费在线观看| 国产清纯白嫩初高生在线观看91| 不卡av电影在线播放| 亚洲夂夂婷婷色拍ww47| 欧美精品久久久久久久多人混战| 久久er精品视频| 国产精品午夜在线| 欧美三级中文字幕在线观看| 久久国产综合精品| 国产精品国产三级国产aⅴ原创| 在线观看欧美黄色| 美女精品一区二区|