亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? altsyncram_6m41.tdf

?? logic lock 的vhdl源碼
?? TDF
?? 第 1 頁 / 共 2 頁
字號:
--altsyncram ADDRESS_ACLR_A=NONE ADDRESS_ACLR_B=NONE ADDRESS_REG_B=CLOCK1 DEVICE_FAMILY=Stratix INDATA_ACLR_A=NONE INIT_FILE=fir_top_coef_2.mif NUMWORDS_A=8 NUMWORDS_B=8 OPERATION_MODE=DUAL_PORT OUTDATA_ACLR_B=NONE OUTDATA_REG_B=CLOCK1 RAM_BLOCK_TYPE=M4K WIDTH_A=12 WIDTH_B=12 WIDTH_BYTEENA_A=1 WIDTHAD_A=3 WIDTHAD_B=3 WRCONTROL_ACLR_A=NONE address_a address_b clock0 clock1 data_a q_b wren_a
--VERSION_BEGIN 4.0 cbx_altsyncram 2003:12:02:15:28:30:SJ cbx_lpm_compare 2003:09:10:10:27:44:SJ cbx_lpm_decode 2003:03:25:17:43:04:SJ cbx_lpm_mux 2003:10:21:14:09:22:SJ cbx_mgl 2004:01:13:14:00:54:SJ cbx_stratix 2003:12:15:10:23:28:SJ cbx_stratixii 2003:11:06:16:12:54:SJ cbx_util 2003:12:05:10:31:30:SJ  VERSION_END


--  Copyright (C) 1988-2004 Altera Corporation
--  Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
--  support information,  device programming or simulation file,  and any other
--  associated  documentation or information  provided by  Altera  or a partner
--  under  Altera's   Megafunction   Partnership   Program  may  be  used  only
--  to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
--  other  use  of such  megafunction  design,  netlist,  support  information,
--  device programming or simulation file,  or any other  related documentation
--  or information  is prohibited  for  any  other purpose,  including, but not
--  limited to  modification,  reverse engineering,  de-compiling, or use  with
--  any other  silicon devices,  unless such use is  explicitly  licensed under
--  a separate agreement with  Altera  or a megafunction partner.  Title to the
--  intellectual property,  including patents,  copyrights,  trademarks,  trade
--  secrets,  or maskworks,  embodied in any such megafunction design, netlist,
--  support  information,  device programming or simulation file,  or any other
--  related documentation or information provided by  Altera  or a megafunction
--  partner, remains with Altera, the megafunction partner, or their respective
--  licensors. No other licenses, including any licenses needed under any third
--  party's intellectual property, are provided herein.


FUNCTION stratix_ram_block (clk0, clk1, clr0, clr1, ena0, ena1, portaaddr[15..0], portabyteenamasks[15..0], portadatain[143..0], portawe, portbaddr[15..0], portbbyteenamasks[15..0], portbdatain[143..0], portbrewe)
WITH ( 	CONNECTIVITY_CHECKING,	DATA_INTERLEAVE_OFFSET_IN_BITS,	DATA_INTERLEAVE_WIDTH_IN_BITS,	INIT_FILE,	INIT_FILE_LAYOUT,	LOGICAL_RAM_NAME,	mem1,	mem2,	mem3,	mem4,	mem5,	mem6,	mem7,	mem8,	mem9,	MIXED_PORT_FEED_THROUGH_MODE,	OPERATION_MODE,	PORT_A_ADDRESS_CLEAR,	PORT_A_ADDRESS_WIDTH,	PORT_A_BYTE_ENABLE_CLEAR,	PORT_A_BYTE_ENABLE_MASK_WIDTH,	PORT_A_DATA_IN_CLEAR,	PORT_A_DATA_OUT_CLEAR,	PORT_A_DATA_OUT_CLOCK,	PORT_A_DATA_WIDTH,	PORT_A_FIRST_ADDRESS,	PORT_A_FIRST_BIT_NUMBER,	PORT_A_LAST_ADDRESS,	PORT_A_LOGICAL_RAM_DEPTH,	PORT_A_LOGICAL_RAM_WIDTH,	PORT_A_WRITE_ENABLE_CLEAR,	PORT_B_ADDRESS_CLEAR,	PORT_B_ADDRESS_CLOCK,	PORT_B_ADDRESS_WIDTH,	PORT_B_BYTE_ENABLE_CLEAR,	PORT_B_BYTE_ENABLE_CLOCK,	PORT_B_BYTE_ENABLE_MASK_WIDTH,	PORT_B_DATA_IN_CLEAR,	PORT_B_DATA_IN_CLOCK,	PORT_B_DATA_OUT_CLEAR,	PORT_B_DATA_OUT_CLOCK,	PORT_B_DATA_WIDTH,	PORT_B_FIRST_ADDRESS,	PORT_B_FIRST_BIT_NUMBER,	PORT_B_LAST_ADDRESS,	PORT_B_LOGICAL_RAM_DEPTH,	PORT_B_LOGICAL_RAM_WIDTH,	PORT_B_READ_ENABLE_WRITE_ENABLE_CLEAR,	PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK,	RAM_BLOCK_TYPE) 
RETURNS ( portadataout[143..0], portbdataout[143..0]);

--synthesis_resources = ram_bits (M4K) 96 
SUBDESIGN altsyncram_6m41
( 
	address_a[2..0]	:	input;
	address_b[2..0]	:	input;
	clock0	:	input;
	clock1	:	input;
	data_a[11..0]	:	input;
	q_b[11..0]	:	output;
	wren_a	:	input;
) 
VARIABLE 
	ram_block1a0 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 0,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 0,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a1 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 1,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 1,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a2 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 2,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 2,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a3 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 3,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 3,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a4 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 4,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 4,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a5 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 5,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 5,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a6 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产欧美日韩另类综合 | 亚洲一区二区三区自拍| 欧美大片顶级少妇| 在线观看欧美精品| 91蜜桃婷婷狠狠久久综合9色| 国产麻豆成人精品| 精品一区二区三区影院在线午夜| 亚洲色图在线视频| 中文字幕中文乱码欧美一区二区| 久久综合国产精品| 久久女同互慰一区二区三区| 精品国产123| 精品理论电影在线| 欧美国产视频在线| 亚洲天堂久久久久久久| 亚洲精品国产一区二区三区四区在线| 亚洲日本青草视频在线怡红院| 国产精品乱码一区二三区小蝌蚪| 国产精品高潮久久久久无| 国产精品三级视频| 亚洲精品ww久久久久久p站 | 一区二区三区国产| 亚洲国产欧美一区二区三区丁香婷| 亚洲一区在线观看视频| 极品尤物av久久免费看| 成人激情视频网站| caoporm超碰国产精品| 欧美吻胸吃奶大尺度电影| 3atv在线一区二区三区| 国产三区在线成人av| 一区二区三区四区中文字幕| 久久99九九99精品| 成人午夜又粗又硬又大| 欧美日韩一区在线| 国产精品久久久久久久久久久免费看 | 精品一区二区日韩| 色94色欧美sute亚洲线路二 | 成人91在线观看| 精品成a人在线观看| 亚洲精品中文在线观看| 懂色av噜噜一区二区三区av| 欧美日韩国产影片| 亚洲欧洲另类国产综合| 精品亚洲成av人在线观看| 色噜噜夜夜夜综合网| 精品久久久久久久久久久久包黑料 | 欧美午夜精品一区二区三区| 国产午夜精品理论片a级大结局| 亚洲精品国产a久久久久久| 成人免费毛片高清视频| 精品第一国产综合精品aⅴ| 午夜亚洲福利老司机| 欧美日韩精品电影| 亚洲国产精品一区二区www在线| 波多野结衣亚洲一区| 日韩精品一区二区三区视频在线观看 | 国产精一品亚洲二区在线视频| 91官网在线免费观看| 国产精品久久久一本精品| 国产精品一卡二| 久久精品欧美日韩精品| 国产白丝精品91爽爽久久 | 国内精品嫩模私拍在线| 日韩你懂的在线播放| 国产在线一区二区| 久久久久久久久久久黄色| 日本免费新一区视频 | 精品免费日韩av| 国产suv精品一区二区三区| 欧美成人r级一区二区三区| 麻豆精品蜜桃视频网站| 久久综合五月天婷婷伊人| 国产白丝网站精品污在线入口| 亚洲精品一线二线三线无人区| 久久av资源网| 国产精品丝袜黑色高跟| 欧美做爰猛烈大尺度电影无法无天| 亚洲国产视频直播| 欧美精品一区二区高清在线观看| 国产真实乱偷精品视频免| 国产女同互慰高潮91漫画| 日本一区中文字幕| 亚洲视频你懂的| 欧美成人三级电影在线| 99久久伊人网影院| 蜜桃精品视频在线观看| 中文字幕在线观看不卡视频| 欧美日韩国产综合草草| 成人精品一区二区三区四区| 亚洲高清免费观看高清完整版在线观看| 日韩欧美成人激情| 色综合久久久久综合99| 美女免费视频一区| 亚洲国产日韩a在线播放性色| 26uuu亚洲综合色欧美 | av亚洲精华国产精华| 亚洲一区二区三区三| 国产日产欧美一区二区视频| 欧美情侣在线播放| thepron国产精品| 国产精品亚洲专一区二区三区| 日韩高清中文字幕一区| 久久久久久夜精品精品免费| 欧美丰满嫩嫩电影| 欧美午夜在线观看| 在线视频一区二区三区| 91毛片在线观看| 成人sese在线| www.欧美精品一二区| 国产一区二区中文字幕| 国产成人免费视频| 99久久综合国产精品| 色94色欧美sute亚洲线路一ni| 成人免费的视频| 91丝袜美腿高跟国产极品老师 | 免费视频一区二区| 国产乱国产乱300精品| 不卡免费追剧大全电视剧网站| 不卡电影一区二区三区| 欧美日韩在线精品一区二区三区激情| 91精品福利视频| 日韩免费在线观看| 欧美国产日韩一二三区| 亚洲精品v日韩精品| 日韩高清在线不卡| 国产成人免费视频精品含羞草妖精| 成人爽a毛片一区二区免费| 91福利精品第一导航| 日韩亚洲欧美中文三级| 亚洲精品在线免费观看视频| 自拍偷在线精品自拍偷无码专区| 亚洲va欧美va天堂v国产综合| 国产一区二区在线电影| 在线观看免费视频综合| 国产欧美一区二区在线观看| 亚洲国产综合色| 成人国产在线观看| 欧美一区二区在线观看| 亚洲色图清纯唯美| 国产一区高清在线| 日韩美一区二区三区| 日本欧洲一区二区| 欧美最猛黑人xxxxx猛交| 欧美激情一区二区三区全黄| 看电视剧不卡顿的网站| 欧美手机在线视频| 夜夜嗨av一区二区三区中文字幕 | 中文字幕一区二区三中文字幕| 国模大尺度一区二区三区| 欧美二区乱c少妇| 天天色综合天天| 欧美精品亚洲一区二区在线播放| 亚洲欧美日韩综合aⅴ视频| 99久久免费精品| 亚洲欧洲精品一区二区精品久久久| 国产精品正在播放| 国产亚洲精品7777| 国产馆精品极品| 久久精品日产第一区二区三区高清版 | 99久久婷婷国产综合精品电影| 中文字幕亚洲不卡| 色8久久精品久久久久久蜜| 亚洲精品视频观看| 色老综合老女人久久久| 亚洲成人av中文| 欧美乱妇15p| 国产一区美女在线| 亚洲特黄一级片| 欧美日韩视频在线观看一区二区三区| 一区二区三区波多野结衣在线观看 | 777精品伊人久久久久大香线蕉| 免费人成网站在线观看欧美高清| 精品久久久久av影院| 成人激情图片网| 日韩高清不卡在线| 欧美精品一区二区在线观看| 日韩精品欧美成人高清一区二区| 欧美日韩另类国产亚洲欧美一级| 亚洲1区2区3区4区| 欧美日韩黄色一区二区| 日韩**一区毛片| 午夜精品久久久久| 亚洲综合成人在线| 亚洲欧美日韩国产另类专区| 日韩精品最新网址| 91精品国产一区二区三区蜜臀| 一本色道久久综合亚洲精品按摩| 国产福利一区二区三区视频在线 | 国产成人在线视频网站| 久久疯狂做爰流白浆xx| 成人晚上爱看视频| 成人激情电影免费在线观看| 国产激情一区二区三区四区| 激情久久久久久久久久久久久久久久| 日本 国产 欧美色综合| 日本不卡一区二区三区| 老司机一区二区| 国产宾馆实践打屁股91| 国产精品夜夜嗨| av在线一区二区|