?? elec_lock.tan.rpt
字號:
Timing Analyzer report for elec_lock
Mon Aug 06 10:38:55 2007
Version 5.1 Build 176 10/26/2005 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'CLK_4M'
6. Clock Hold: 'CLK_4M'
7. tco
8. Minimum tco
9. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+------------+----------------------------------+----------------------------------+---------------------------------------------------------------------+-----------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+------------+----------------------------------+----------------------------------+---------------------------------------------------------------------+-----------+------------+----------+--------------+
; Worst-case tco ; N/A ; None ; 50.500 ns ; ACC[14] ; SEGOUT[1] ; CLK_4M ; -- ; 0 ;
; Worst-case Minimum tco ; N/A ; None ; 12.500 ns ; lpm_counter:\counter:Q[0]_rtl_0|alt_counter_f10ke:wysi_counter|q[4] ; SELOUT[0] ; CLK_4M ; -- ; 0 ;
; Clock Setup: 'CLK_4M' ; 222.900 ns ; 4.00 MHz ( period = 250.000 ns ) ; 36.90 MHz ( period = 27.100 ns ) ; ACC[15] ; QA ; CLK_4M ; CLK_4M ; 0 ;
; Clock Hold: 'CLK_4M' ; -5.300 ns ; 4.00 MHz ( period = 250.000 ns ) ; N/A ; N[1] ; ACC[1] ; CLK_4M ; CLK_4M ; 11 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 11 ;
+------------------------------+------------+----------------------------------+----------------------------------+---------------------------------------------------------------------+-----------+------------+----------+--------------+
+----------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+--------+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+--------+-------------+
; Device Name ; EPF10K10LC84-4 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; On ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -