亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? vgainterface.map.eqn

?? 用VHDL語言寫的VGA 控制程序
?? EQN
?? 第 1 頁 / 共 2 頁
字號:
--A1L121Q is vga_hs_control~reg0
--operation mode is normal

A1L121Q_lut_out = vga_h_sync;
A1L121Q = DFFEA(A1L121Q_lut_out, clock_25mhz, reset, , , , );


--A1L821Q is vga_vs_control~reg0
--operation mode is normal

A1L821Q_lut_out = vga_v_sync;
A1L821Q = DFFEA(A1L821Q_lut_out, clock_25mhz, reset, , , , );


--A1L421Q is vga_read_dispaly~reg0
--operation mode is normal

A1L421Q_lut_out = vga_h_sync & vga_v_sync & vga_read;
A1L421Q = DFFEA(A1L421Q_lut_out, clock_25mhz, reset, , , , );


--A1L711Q is vga_green_dispaly~reg0
--operation mode is normal

A1L711Q_lut_out = vga_h_sync & vga_v_sync & vga_green;
A1L711Q = DFFEA(A1L711Q_lut_out, clock_25mhz, reset, , , , );


--A1L111Q is vga_blue_dispaly~reg0
--operation mode is normal

A1L111Q_lut_out = vga_h_sync & vga_v_sync & vga_blue;
A1L111Q = DFFEA(A1L111Q_lut_out, clock_25mhz, reset, , , , );


--vga_h_sync is vga_h_sync
--operation mode is normal

vga_h_sync_lut_out = !count_x[8] & !count_x[7] # !count_x[9];
vga_h_sync = DFFEA(vga_h_sync_lut_out, clock_25mhz, reset, , , , );


--clock_25mhz is clock_25mhz
--operation mode is normal

clock_25mhz_lut_out = !clock_25mhz;
clock_25mhz = DFFEA(clock_25mhz_lut_out, clock0, reset, , , , );


--vga_v_sync is vga_v_sync
--operation mode is normal

vga_v_sync_lut_out = !A1L401;
vga_v_sync = DFFEA(vga_v_sync_lut_out, clock_25mhz, reset, , , , );


--vga_read is vga_read
--operation mode is normal

vga_read_lut_out = A1L521 & !A1L59 & (count_z[4] # !A1L79);
vga_read = DFFEA(vga_read_lut_out, clock_25mhz, reset, , A1L101, , );


--vga_green is vga_green
--operation mode is normal

vga_green_lut_out = A1L521 & (count_z[4] # !A1L811);
vga_green = DFFEA(vga_green_lut_out, clock_25mhz, reset, , A1L101, , );


--vga_blue is vga_blue
--operation mode is normal

vga_blue_lut_out = E1L2 & (A1L311 # A1L411 & !A1L59);
vga_blue = DFFEA(vga_blue_lut_out, clock_25mhz, reset, , A1L101, , );


--count_x[8] is count_x[8]
--operation mode is normal

count_x[8]_lut_out = A1L43 & !A1L701;
count_x[8] = DFFEA(count_x[8]_lut_out, clock_25mhz, reset, , , , );


--count_x[7] is count_x[7]
--operation mode is normal

count_x[7]_lut_out = A1L23;
count_x[7] = DFFEA(count_x[7]_lut_out, clock_25mhz, reset, , , , );


--count_x[9] is count_x[9]
--operation mode is normal

count_x[9]_lut_out = A1L63 & !A1L701;
count_x[9] = DFFEA(count_x[9]_lut_out, clock_25mhz, reset, , , , );


--count_y[8] is count_y[8]
--operation mode is normal

count_y[8]_lut_out = A1L35 & (!A1L301 # !count_y[1] # !A1L401);
count_y[8] = DFFEA(count_y[8]_lut_out, clock_25mhz, reset, , A1L701, , );


--count_y[7] is count_y[7]
--operation mode is normal

count_y[7]_lut_out = A1L15 & (!A1L301 # !count_y[1] # !A1L401);
count_y[7] = DFFEA(count_y[7]_lut_out, clock_25mhz, reset, , A1L701, , );


--count_y[6] is count_y[6]
--operation mode is normal

count_y[6]_lut_out = A1L94 & (!A1L301 # !count_y[1] # !A1L401);
count_y[6] = DFFEA(count_y[6]_lut_out, clock_25mhz, reset, , A1L701, , );


--count_y[5] is count_y[5]
--operation mode is normal

count_y[5]_lut_out = A1L74 & (!A1L301 # !count_y[1] # !A1L401);
count_y[5] = DFFEA(count_y[5]_lut_out, clock_25mhz, reset, , A1L701, , );


--A1L401 is reduce_nor~108
--operation mode is normal

A1L401 = count_y[8] & count_y[7] & count_y[6] & count_y[5];


--D1_ram_block1a1 is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|ram_block1a1
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 1
--Port A Input: Registered, Port A Output: Un-registered
D1_ram_block1a1_PORT_A_address = BUS(address[0], address[1], address[2], address[3], address[4], address[5], address[6], address[7], address[8], address[9], address[10], address[11]);
D1_ram_block1a1_PORT_A_address_reg = DFFE(D1_ram_block1a1_PORT_A_address, D1_ram_block1a1_clock_0, , , );
D1_ram_block1a1_clock_0 = clock0;
D1_ram_block1a1_PORT_A_data_out = MEMORY(, , D1_ram_block1a1_PORT_A_address_reg, , , , , , D1_ram_block1a1_clock_0, , , , , );
D1_ram_block1a1 = D1_ram_block1a1_PORT_A_data_out[0];


--D1_address_reg_a[0] is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|address_reg_a[0]
--operation mode is normal

D1_address_reg_a[0]_lut_out = address[12];
D1_address_reg_a[0] = DFFEA(D1_address_reg_a[0]_lut_out, clock0, VCC, , , , );


--D1_ram_block1a2 is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|ram_block1a2
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 1
--Port A Input: Registered, Port A Output: Un-registered
D1_ram_block1a2_PORT_A_address = BUS(address[0], address[1], address[2], address[3], address[4], address[5], address[6], address[7], address[8], address[9], address[10], address[11]);
D1_ram_block1a2_PORT_A_address_reg = DFFE(D1_ram_block1a2_PORT_A_address, D1_ram_block1a2_clock_0, , , );
D1_ram_block1a2_clock_0 = clock0;
D1_ram_block1a2_PORT_A_data_out = MEMORY(, , D1_ram_block1a2_PORT_A_address_reg, , , , , , D1_ram_block1a2_clock_0, , , , , );
D1_ram_block1a2 = D1_ram_block1a2_PORT_A_data_out[0];


--D1_address_reg_a[1] is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|address_reg_a[1]
--operation mode is normal

D1_address_reg_a[1]_lut_out = address[13];
D1_address_reg_a[1] = DFFEA(D1_address_reg_a[1]_lut_out, clock0, VCC, , , , );


--D1_ram_block1a0 is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|ram_block1a0
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 1
--Port A Input: Registered, Port A Output: Un-registered
D1_ram_block1a0_PORT_A_address = BUS(address[0], address[1], address[2], address[3], address[4], address[5], address[6], address[7], address[8], address[9], address[10], address[11]);
D1_ram_block1a0_PORT_A_address_reg = DFFE(D1_ram_block1a0_PORT_A_address, D1_ram_block1a0_clock_0, , , );
D1_ram_block1a0_clock_0 = clock0;
D1_ram_block1a0_PORT_A_data_out = MEMORY(, , D1_ram_block1a0_PORT_A_address_reg, , , , , , D1_ram_block1a0_clock_0, , , , , );
D1_ram_block1a0 = D1_ram_block1a0_PORT_A_data_out[0];


--E1L1 is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|mux_rab:mux2|w_result37w~37
--operation mode is normal

E1L1 = D1_address_reg_a[1] & (D1_address_reg_a[0] # D1_ram_block1a2) # !D1_address_reg_a[1] & !D1_address_reg_a[0] & D1_ram_block1a0;


--D1_ram_block1a3 is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|ram_block1a3
--RAM Block Operation Mode: ROM
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 1
--Port A Input: Registered, Port A Output: Un-registered
D1_ram_block1a3_PORT_A_address = BUS(address[0], address[1], address[2], address[3], address[4], address[5], address[6], address[7], address[8], address[9], address[10], address[11]);
D1_ram_block1a3_PORT_A_address_reg = DFFE(D1_ram_block1a3_PORT_A_address, D1_ram_block1a3_clock_0, , , );
D1_ram_block1a3_clock_0 = clock0;
D1_ram_block1a3_PORT_A_data_out = MEMORY(, , D1_ram_block1a3_PORT_A_address_reg, , , , , , D1_ram_block1a3_clock_0, , , , , );
D1_ram_block1a3 = D1_ram_block1a3_PORT_A_data_out[0];


--E1L2 is tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|mux_rab:mux2|w_result37w~38
--operation mode is normal

E1L2 = E1L1 & (D1_ram_block1a3 # !D1_address_reg_a[0]) # !E1L1 & D1_ram_block1a1 & D1_address_reg_a[0];


--count_z[2] is count_z[2]
--operation mode is normal

count_z[2]_lut_out = A1L85 & (count_z[1] # !A1L201 # !count_z[4]);
count_z[2] = DFFEA(count_z[2]_lut_out, clock2, reset, , , , );


--count_z[1] is count_z[1]
--operation mode is normal

count_z[1]_lut_out = A1L65 & (count_z[1] # !A1L201 # !count_z[4]);
count_z[1] = DFFEA(count_z[1]_lut_out, clock2, reset, , , , );


--count_z[0] is count_z[0]
--operation mode is normal

count_z[0]_lut_out = A1L45;
count_z[0] = DFFEA(count_z[0]_lut_out, clock2, reset, , , , );


--A1L98 is count_z[0]~187
--operation mode is normal

A1L98 = !count_z[1] & !count_z[0];


--count_z[3] is count_z[3]
--operation mode is normal

count_z[3]_lut_out = A1L06;
count_z[3] = DFFEA(count_z[3]_lut_out, clock2, reset, , , , );


--count_z[4] is count_z[4]
--operation mode is normal

count_z[4]_lut_out = A1L26 & (count_z[1] # !A1L201 # !count_z[4]);
count_z[4] = DFFEA(count_z[4]_lut_out, clock2, reset, , , , );


--A1L69 is process10~351
--operation mode is normal

A1L69 = !count_z[3] & !count_z[4];


--A1L521 is vga_read~96
--operation mode is normal

A1L521 = E1L2 & (count_z[2] # A1L98 # !A1L69);


--A1L79 is process10~352
--operation mode is normal

A1L79 = count_z[2] & count_z[0] & count_z[1] & !count_z[3] # !count_z[2] & !count_z[1] & count_z[3];


--A1L49 is process10~78
--operation mode is normal

A1L49 = !count_z[0] # !count_z[1];


--count_x[6] is count_x[6]
--operation mode is normal

count_x[6]_lut_out = A1L03;
count_x[6] = DFFEA(count_x[6]_lut_out, clock_25mhz, reset, , , , );


--A1L89 is process10~353
--operation mode is normal

A1L89 = count_x[9] # count_x[8] $ (!count_x[6] # !count_x[7]);


--count_x[5] is count_x[5]
--operation mode is normal

count_x[5]_lut_out = A1L82 & !A1L701;
count_x[5] = DFFEA(count_x[5]_lut_out, clock_25mhz, reset, , , , );


--count_x[4] is count_x[4]
--operation mode is normal

count_x[4]_lut_out = A1L62;
count_x[4] = DFFEA(count_x[4]_lut_out, clock_25mhz, reset, , , , );


--count_x[3] is count_x[3]
--operation mode is normal

count_x[3]_lut_out = A1L42;
count_x[3] = DFFEA(count_x[3]_lut_out, clock_25mhz, reset, , , , );


--A1L99 is process10~354
--operation mode is normal

A1L99 = !count_x[8] & !count_x[5] & !count_x[4] & !count_x[3];


--count_x[1] is count_x[1]
--operation mode is normal

count_x[1]_lut_out = A1L02;
count_x[1] = DFFEA(count_x[1]_lut_out, clock_25mhz, reset, , , , );


--count_x[0] is count_x[0]
--operation mode is normal

count_x[0]_lut_out = A1L81;
count_x[0] = DFFEA(count_x[0]_lut_out, clock_25mhz, reset, , , , );


--A1L001 is process10~355
--operation mode is normal

A1L001 = !count_x[1] & !count_x[0];


--count_x[2] is count_x[2]
--operation mode is normal

count_x[2]_lut_out = A1L22;
count_x[2] = DFFEA(count_x[2]_lut_out, clock_25mhz, reset, , , , );


--A1L101 is process10~356
--operation mode is normal

A1L101 = !A1L89 & (count_x[2] # !A1L001 # !A1L99);


--A1L811 is vga_green~107
--operation mode is normal

A1L811 = count_z[3] & (count_z[2] # count_z[1]);


--A1L211 is vga_blue~511
--operation mode is normal

A1L211 = count_z[4] & (count_z[2] # count_z[3] # !A1L49);


--A1L311 is vga_blue~512
--operation mode is normal

A1L311 = A1L211 # A1L69 & !count_z[2] & !A1L98;


--A1L411 is vga_blue~513
--operation mode is normal

A1L411 = !count_z[4] & (count_z[2] & !A1L98 # !A1L811);


--A1L43 is add~34
--operation mode is arithmetic

A1L43_carry_eqn = A1L33;
A1L43 = count_x[8] $ !A1L43_carry_eqn;

--A1L53 is add~34COUT
--operation mode is arithmetic

A1L53 = CARRY(count_x[8] & !A1L33);


--A1L501 is reduce_nor~109
--operation mode is normal

A1L501 = count_x[7] # count_x[5] # !count_x[8] # !count_x[9];


--A1L601 is reduce_nor~110
--operation mode is normal

A1L601 = !count_x[1] # !count_x[2] # !count_x[3] # !count_x[4];


--A1L701 is reduce_nor~111
--operation mode is normal

A1L701 = !count_x[6] & !A1L501 & !A1L601 & count_x[0];


--A1L23 is add~33
--operation mode is arithmetic

A1L23_carry_eqn = A1L13;
A1L23 = count_x[7] $ A1L23_carry_eqn;

--A1L33 is add~33COUT
--operation mode is arithmetic

A1L33 = CARRY(!A1L13 # !count_x[7]);


--A1L63 is add~35
--operation mode is normal

A1L63_carry_eqn = A1L53;
A1L63 = count_x[9] $ A1L63_carry_eqn;


--A1L35 is add~44
--operation mode is normal

A1L35_carry_eqn = A1L25;
A1L35 = count_y[8] $ !A1L35_carry_eqn;


--count_y[1] is count_y[1]
--operation mode is normal

count_y[1]_lut_out = A1L93 & (!A1L301 # !count_y[1] # !A1L401);
count_y[1] = DFFEA(count_y[1]_lut_out, clock_25mhz, reset, , A1L701, , );


--count_y[4] is count_y[4]
--operation mode is normal

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人av在线资源网站| 久久新电视剧免费观看| 精品国精品国产尤物美女| 欧美国产一区在线| 日韩电影在线看| 91在线看国产| 久久综合九色综合97婷婷| 亚洲成精国产精品女| 成人午夜私人影院| 欧美xxxxx裸体时装秀| 亚洲国产综合91精品麻豆| 成人免费视频视频在线观看免费| 欧美精品日日鲁夜夜添| 一区二区三区四区在线播放| 东方欧美亚洲色图在线| 欧美一区在线视频| 亚洲不卡av一区二区三区| 99久久精品免费看| 中文成人综合网| 在线观看视频91| 日韩久久一区二区| 成人av网站免费观看| 久久免费视频一区| 久久国产尿小便嘘嘘尿| 91精品免费在线| 午夜精品视频在线观看| 欧美视频在线一区| 一区二区三区日本| 91福利资源站| 亚洲永久免费视频| 欧美综合在线视频| 亚洲综合色网站| 欧美在线综合视频| 午夜精品一区二区三区电影天堂| 欧美日韩国产区一| 日韩电影在线免费| 欧美成人艳星乳罩| 国产精品一区二区不卡| 国产色综合久久| 成人深夜在线观看| 亚洲特级片在线| 91福利精品视频| 亚洲成人在线免费| 制服丝袜成人动漫| 国精产品一区一区三区mba桃花| 精品国产成人系列| 成人激情av网| 亚洲图片欧美视频| 欧美mv日韩mv| 国产99久久久精品| 依依成人精品视频| 欧美一区二区三区四区在线观看| 麻豆精品新av中文字幕| 国产亚洲自拍一区| 一本色道亚洲精品aⅴ| 日韩美女在线视频| 在线观看av一区二区| 亚洲精品国产第一综合99久久| 91福利视频久久久久| 亚洲高清三级视频| 2欧美一区二区三区在线观看视频 337p粉嫩大胆噜噜噜噜噜91av | 欧美亚洲一区二区在线| 日韩电影在线免费看| 国产日韩欧美精品电影三级在线| 91视频在线观看| 麻豆免费精品视频| 中文字幕一区二区三区av| 欧美日韩大陆一区二区| 国产精品自在在线| 亚洲va欧美va人人爽午夜| 精品av综合导航| 日本二三区不卡| 国产毛片精品国产一区二区三区| 亚洲免费伊人电影| 久久女同性恋中文字幕| 精品污污网站免费看| 国产一区二区伦理片| 一区二区三区在线观看视频| 欧美tickle裸体挠脚心vk| 久久精品水蜜桃av综合天堂| 91免费国产在线| 国产一区视频导航| 午夜视频在线观看一区二区| 中文字幕第一区第二区| 日韩欧美国产三级电影视频| 91年精品国产| 国产经典欧美精品| 日韩精品一二三四| 亚洲一区二区高清| 亚洲欧洲色图综合| 久久综合五月天婷婷伊人| 欧美三级日本三级少妇99| av在线不卡网| 国产a精品视频| 久久国产精品99久久久久久老狼 | 99久久免费国产| 韩日精品视频一区| 三级影片在线观看欧美日韩一区二区 | 综合久久综合久久| 国产日韩欧美精品电影三级在线 | 欧美日韩精品系列| 色94色欧美sute亚洲13| av一二三不卡影片| 国产成人综合视频| 国产成人精品免费视频网站| 捆绑调教美女网站视频一区| 日韩黄色小视频| 午夜亚洲福利老司机| 亚洲成人av电影在线| 亚洲成人av一区二区三区| 亚洲另类色综合网站| 亚洲毛片av在线| 亚洲男同性视频| 一区二区三区影院| 亚洲国产视频一区| 天天色综合天天| 日本午夜精品视频在线观看| 日韩电影免费在线观看网站| 日韩中文字幕1| 免播放器亚洲一区| 麻豆精品精品国产自在97香蕉| 日本欧美大码aⅴ在线播放| 日韩1区2区3区| 久久国产欧美日韩精品| 国产精品资源在线看| 处破女av一区二区| 91女人视频在线观看| 欧美日韩高清一区| 日韩欧美一二三区| 国产日韩欧美亚洲| 亚洲黄色小视频| 无吗不卡中文字幕| 看电视剧不卡顿的网站| 国产剧情一区二区| av在线不卡网| 欧美日本一区二区三区四区| 91精品国产综合久久福利| 久久伊99综合婷婷久久伊| 国产精品成人一区二区三区夜夜夜| 亚洲视频免费看| 亚洲成精国产精品女| 精品在线一区二区| 成人av集中营| 欧美裸体bbwbbwbbw| 国产三级精品三级在线专区| 亚洲三级电影网站| 卡一卡二国产精品| 成人理论电影网| 欧美日本在线播放| 国产精品福利一区二区| 亚洲 欧美综合在线网络| 国产一区二区三区蝌蚪| 91九色最新地址| 精品美女一区二区| 一区二区三区不卡视频 | 久久一二三国产| 亚洲精品乱码久久久久久黑人| 日韩精品福利网| 成人性视频网站| 日韩欧美一级二级| 亚洲一二三专区| 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 99麻豆久久久国产精品免费| 日韩午夜在线观看| 日韩毛片在线免费观看| 国内精品第一页| 91精品国产综合久久久蜜臀粉嫩| 国产精品国产三级国产专播品爱网 | 国产精品一线二线三线| 欧美日韩亚洲综合在线| 久久久久久麻豆| 美美哒免费高清在线观看视频一区二区| 成人国产精品免费| 亚洲精品在线一区二区| 亚洲小说春色综合另类电影| 丁香五精品蜜臀久久久久99网站 | 欧美日韩日本视频| 国产精品久久久久久久久免费桃花 | 色欧美乱欧美15图片| 国产亚洲成年网址在线观看| 日韩av中文字幕一区二区三区| 日本丶国产丶欧美色综合| 欧美激情一区二区三区全黄 | 亚洲成人av在线电影| 色吊一区二区三区| 中文字幕中文字幕一区二区| 韩日av一区二区| 精品理论电影在线| 免费成人性网站| 91精品国产综合久久精品| 天天影视色香欲综合网老头| 欧美在线观看你懂的| 亚洲精品一二三| 99久久夜色精品国产网站| 国产视频一区不卡| 成人午夜精品一区二区三区| 久久亚洲捆绑美女| 国产精品一区二区黑丝| 国产精品素人视频| 97se亚洲国产综合自在线观|