?? fir4tap2blockinfosframeright.html
字號:
<html><body>
<hr>
<p><a name ="hn1"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">hn1</font></b></TD></TR>
<TR><TD> Block type </TD><TD>altbus</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="hn2"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">hn2</font></b></TD></TR>
<TR><TD> Block type </TD><TD>altbus</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="hn3"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">hn3</font></b></TD></TR>
<TR><TD> Block type </TD><TD>altbus</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="hn4"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">hn4</font></b></TD></TR>
<TR><TD> Block type </TD><TD>altbus</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="xin"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">xin</font></b></TD></TR>
<TR><TD> Block type </TD><TD>altbus</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="xn4"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">xn4</font></b></TD></TR>
<TR><TD> Block type </TD><TD>altbus</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Input Port </TD></TR><TR>
<TD></TD>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="yn"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">yn</font></b></TD></TR>
<TR><TD> Block type </TD><TD>altbus</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Input Port </TD></TR><TR>
<TD></TD>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [20].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
</TR>
<p><a name ="Delay"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Delay</font></b></TD></TR>
<TR><TD> Block type </TD><TD>delay</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="Delay1"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Delay1</font></b></TD></TR>
<TR><TD> Block type </TD><TD>delay</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="Delay2"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Delay2</font></b></TD></TR>
<TR><TD> Block type </TD><TD>delay</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="Delay3"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Delay3</font></b></TD></TR>
<TR><TD> Block type </TD><TD>delay</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 1 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [9].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
</TR>
<p><a name ="Product"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Product</font></b></TD></TR>
<TR><TD> Block type </TD><TD>product</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 2 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR>
<TD></TD>
<TD>I2 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [18].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="Product1"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Product1</font></b></TD></TR>
<TR><TD> Block type </TD><TD>product</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 2 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR>
<TD></TD>
<TD>I2 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [18].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="Product2"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Product2</font></b></TD></TR>
<TR><TD> Block type </TD><TD>product</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 2 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR>
<TD></TD>
<TD>I2 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [18].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
<p><a name ="Product3"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">Product3</font></b></TD></TR>
<TR><TD> Block type </TD><TD>product</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 2 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR>
<TD></TD>
<TD>I2 is driven by a bus<font size="-1"> [9].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [18].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
</TR>
<p><a name ="ParallelAdderSubtractor"></a></p>
<TABLE>
<TR><TD> Block instance name </TD><TD><b><font color="blue">ParallelAdderSubtractor</font></b></TD></TR>
<TR><TD> Block type </TD><TD>sum</TD></TR>
<TR><TD> Simulation sampling period value </TD><TD>0 ns</TD></TR>
<TR><TD>Port Section</TD></TR><TR><TD></TD><TD>
<TABLE ><TR><TD ALIGN="left" COLSPAN="2"> 4 Input Port </TD></TR><TR>
<TD></TD>
<TD>I1 is driven by a bus<font size="-1"> [18].[0]</font></TD>
</TR>
<TR>
<TD></TD>
<TD>I2 is driven by a bus<font size="-1"> [18].[0]</font></TD>
</TR>
<TR>
<TD></TD>
<TD>I3 is driven by a bus<font size="-1"> [18].[0]</font></TD>
</TR>
<TR>
<TD></TD>
<TD>I4 is driven by a bus<font size="-1"> [18].[0]</font></TD>
</TR>
<TR><TD ALIGN="left" COLSPAN="2"> 1 Output Port </TD></TR><TR>
<TD></TD>
<TD>O1 is driving a bus<font size="-1"> [20].[0]</font></TD>
</TR>
</TABLE>
</TD>
</TR><br><br></TABLE>
<hr>
</TR>
<br>
<p><a name ="blinf"></a> The Block Information Table provides bit width information for input and output ports of the DSP Builder blocks used in the design <b>fir4tap2<p><i> Bit width information </i><p>.mdl </b> . The following notation is used:<br><br> <b> Simulink Block Name (VHDL Instance Name) :</b><br>
<b> i(Input port number) [L].[R]</b><br>
<b> o(Output port number) [L].[R]</b><br><br>[L] is the number of bit on the left side of the binary point. [R] is the number of bit on the right side of the binary point. [L].[R] Simulink signal is mapped to the signal type std_logic_vector(L+R-1 downto 0)
from VHDL library package ieee.std_logic_1164.all. [R]=0 when the bus type is <i>Signed Integer</i> or <i>Unsigned Integer</i>. The most significant bit of the bus is the sign bit when the bus type is <i>Signed Integer</i> or <i>Signed Binary Fractional</i><p><i>Simulation sampling period value </i><p><p>The Simulation sampling period value is the value that Simulink uses to simulate the block.In order to maintain cycle accuracy between Simulink and HDL simulation, it's important to verify that the clock domains of the hardware design matches the sampling frequencyFor Designs using the altera PLL block, the Simulation sampling period value should match the PLL output value.For Designs which are not using PLL blocks, each Simulation sampling period value of all blocks should be equal to the clock value used in hardware.</p><p>Copyright © 2001-2003 Altera Corporation. All rights reserved.</p><br></p><hr><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br>
</body></html>
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -