亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? up3_clock.fit.qmsg

?? 用VHDL語言編寫的一個鬧鐘程序
?? QMSG
?? 第 1 頁 / 共 3 頁
字號:
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "4.864 ns register register " "Info: Estimated most critical path is register to register delay of 4.864 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns BCD_MIND0\[2\] 1 REG LAB_X20_Y8 7 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X20_Y8; Fanout = 7; REG Node = 'BCD_MIND0\[2\]'" {  } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { BCD_MIND0[2] } "NODE_NAME" } "" } } { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 419 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.180 ns) + CELL(0.590 ns) 1.770 ns Select~3716 2 COMB LAB_X22_Y9 1 " "Info: 2: + IC(1.180 ns) + CELL(0.590 ns) = 1.770 ns; Loc. = LAB_X22_Y9; Fanout = 1; COMB Node = 'Select~3716'" {  } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "1.770 ns" { BCD_MIND0[2] Select~3716 } "NODE_NAME" } "" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.046 ns) + CELL(0.590 ns) 3.406 ns Select~3720 3 COMB LAB_X15_Y9 1 " "Info: 3: + IC(1.046 ns) + CELL(0.590 ns) = 3.406 ns; Loc. = LAB_X15_Y9; Fanout = 1; COMB Node = 'Select~3720'" {  } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "1.636 ns" { Select~3716 Select~3720 } "NODE_NAME" } "" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.851 ns) + CELL(0.607 ns) 4.864 ns DATA_BUS_VALUE\[2\] 4 REG LAB_X19_Y9 2 " "Info: 4: + IC(0.851 ns) + CELL(0.607 ns) = 4.864 ns; Loc. = LAB_X19_Y9; Fanout = 2; REG Node = 'DATA_BUS_VALUE\[2\]'" {  } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "1.458 ns" { Select~3720 DATA_BUS_VALUE[2] } "NODE_NAME" } "" } } { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 67 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.787 ns ( 36.74 % ) " "Info: Total cell delay = 1.787 ns ( 36.74 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.077 ns ( 63.26 % ) " "Info: Total interconnect delay = 3.077 ns ( 63.26 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "4.864 ns" { BCD_MIND0[2] Select~3716 Select~3720 DATA_BUS_VALUE[2] } "NODE_NAME" } "" } }  } 0 0 "Estimated most critical path is %2!s! to %3!s! delay of %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0 0 "Fitter routing operations beginning" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "2 6 " "Info: Average interconnect usage is 2% of the available device resources. Peak interconnect usage is 6%" {  } {  } 0 0 "Average interconnect usage is %1!d!%% of the available device resources. Peak interconnect usage is %2!d!%%" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:01 " "Info: Fitter routing operations ending: elapsed time is 00:00:01" {  } {  } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Info: Optimizations that may affect the design's routability were skipped" {  } {  } 0 0 "Optimizations that may affect the design's routability were skipped" 0 0} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Info: Optimizations that may affect the design's timing were skipped" {  } {  } 0 0 "Optimizations that may affect the design's timing were skipped" 0 0}  } {  } 0 0 "The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time." 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0 0 "Started post-fitting delay annotation" 0 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0 0 "Delay annotation completed successfully" 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0}
{ "Warning" "WFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE" "8 " "Warning: Following 8 pins have no output enable or a GND or VCC output enable - later changes to this connectivity may change fitting results" { { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[0\] a permanently enabled " "Info: Pin DATA_BUS\[0\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[0\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[0] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[0] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[1\] a permanently enabled " "Info: Pin DATA_BUS\[1\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[1\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[1] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[1] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[2\] a permanently enabled " "Info: Pin DATA_BUS\[2\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[2\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[2] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[2] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[3\] a permanently enabled " "Info: Pin DATA_BUS\[3\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[3\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[3] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[3] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[4\] a permanently enabled " "Info: Pin DATA_BUS\[4\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[4\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[4] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[4] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[5\] a permanently enabled " "Info: Pin DATA_BUS\[5\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[5\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[5] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[5] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[6\] a permanently enabled " "Info: Pin DATA_BUS\[6\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[6\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[6] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[6] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[7\] a permanently enabled " "Info: Pin DATA_BUS\[7\] has a permanently enabled output enable" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[7\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[7] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[7] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! output enable" 0 0}  } {  } 0 0 "Following %1!d! pins have no output enable or a GND or VCC output enable - later changes to this connectivity may change fitting results" 0 0}
{ "Warning" "WFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN" "1 " "Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" { { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "LCD_RW GND " "Info: Pin LCD_RW has GND driving its datain port" {  } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 10 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "LCD_RW" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { LCD_RW } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { LCD_RW } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0}  } {  } 0 0 "Following %1!d! pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 4 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 4 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Sat Jun 09 21:41:06 2007 " "Info: Processing ended: Sat Jun 09 21:41:06 2007" {  } {  } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:08 " "Info: Elapsed time: 00:00:08" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久久99| 欧美一区二区三级| 亚洲女子a中天字幕| 欧美最猛性xxxxx直播| 日韩成人免费在线| 久久综合狠狠综合久久激情| 国产精品小仙女| 一个色综合av| 欧美一卡在线观看| 盗摄精品av一区二区三区| 亚洲欧美日韩系列| 日韩一区二区三区电影在线观看| 国模无码大尺度一区二区三区| 国产精品久久久久久久久快鸭| 欧美在线三级电影| 国内精品视频666| 自拍偷拍亚洲欧美日韩| 欧美日韩成人一区二区| 国产精品一区二区三区四区| 1000精品久久久久久久久| 欧美军同video69gay| 国产精品18久久久久久vr| 亚洲精品视频免费观看| 欧美zozozo| 欧美影视一区在线| 国产呦萝稀缺另类资源| 亚洲精品日产精品乱码不卡| 欧美成人vr18sexvr| 99久久99久久综合| 免费日本视频一区| 亚洲天堂av一区| 日韩美女主播在线视频一区二区三区| 不卡一区二区在线| 日本一区中文字幕| 亚洲天堂网中文字| 久久久精品黄色| 欧美亚州韩日在线看免费版国语版| 亚洲一区二区三区四区在线观看 | 色综合欧美在线视频区| 日本成人在线看| 中文乱码免费一区二区 | 精品成人一区二区三区| 91美女视频网站| 国产一区二区三区最好精华液| 一区二区高清视频在线观看| 国产欧美精品区一区二区三区| 91丨porny丨在线| 国产久卡久卡久卡久卡视频精品| 日韩精品一区第一页| 亚洲品质自拍视频网站| 国产目拍亚洲精品99久久精品| 欧美日韩激情一区二区三区| 91网站最新网址| 国产成人av电影| 黄页网站大全一区二区| 日本aⅴ免费视频一区二区三区| 亚洲欧美日韩中文字幕一区二区三区| 国产亚洲精品中文字幕| 日韩欧美成人激情| 91精品视频网| 欧美精品 国产精品| 欧美日韩在线综合| 在线精品视频小说1| 91在线观看成人| 99热99精品| 91婷婷韩国欧美一区二区| av不卡在线观看| 99久久免费国产| 99免费精品视频| 成人h动漫精品一区二区| 国产精品18久久久久久久久 | 国模娜娜一区二区三区| 久久99精品久久久| 精品一区二区日韩| 久久99精品国产麻豆婷婷洗澡| 日韩av一区二区在线影视| 日产欧产美韩系列久久99| 免费人成网站在线观看欧美高清| 欧美bbbbb| 国产麻豆9l精品三级站| 国产成人免费视频网站| 成人av综合在线| 91麻豆国产香蕉久久精品| 在线观看国产日韩| 欧美精品视频www在线观看| 在线播放日韩导航| 精品国产91亚洲一区二区三区婷婷| 精品欧美黑人一区二区三区| 久久久国产精华| 国产精品久久久久永久免费观看| 成人欧美一区二区三区视频网页| 亚洲乱码精品一二三四区日韩在线| 一区二区三区高清在线| 日本欧美在线观看| 国产又粗又猛又爽又黄91精品| 国产精品一二一区| 在线精品亚洲一区二区不卡| 欧美精品aⅴ在线视频| 久久久久久久综合色一本| 亚洲免费观看高清完整版在线观看| 一区二区三区四区视频精品免费| 五月天激情综合| 国产在线播放一区三区四| 成人avav影音| 欧美日韩国产电影| 久久亚洲春色中文字幕久久久| 亚洲欧美综合另类在线卡通| 午夜一区二区三区视频| 国产精品一品视频| 欧美在线视频不卡| 精品欧美一区二区三区精品久久| 亚洲欧美一区二区在线观看| 日韩福利视频导航| eeuss国产一区二区三区| 欧美日韩国产首页| 国产精品卡一卡二卡三| 丝袜亚洲另类欧美| 丁香另类激情小说| 91精品国产综合久久精品app| 国产欧美日本一区视频| 日本在线不卡视频| 色综合天天综合网天天狠天天| 日韩欧美国产高清| 尤物视频一区二区| 国产成人在线影院| 欧美一级专区免费大片| 亚洲免费观看高清在线观看| 国产一区二区视频在线播放| 欧美日韩另类一区| 亚洲欧洲成人自拍| 国产麻豆视频精品| 欧美一区二区三级| 亚洲午夜精品在线| 91色视频在线| 久久久久久**毛片大全| 日韩国产欧美在线播放| 欧洲视频一区二区| 国产精品不卡一区二区三区| 黄色成人免费在线| 欧美裸体一区二区三区| 亚洲综合视频在线观看| www.爱久久.com| 国产精品午夜电影| 国产精品一区专区| 日韩精品一区二区在线观看| 午夜电影一区二区| 欧美亚州韩日在线看免费版国语版| 国产欧美va欧美不卡在线| 蜜桃一区二区三区在线| 欧美三级三级三级爽爽爽| 中文字幕中文字幕一区二区| 国产综合色在线视频区| 精品欧美久久久| 裸体一区二区三区| 日韩精品在线一区二区| 日本午夜精品一区二区三区电影| 欧美在线综合视频| 一区二区三区四区在线播放| 一本一本久久a久久精品综合麻豆 一本一道波多野结衣一区二区 | 国产精品福利一区二区三区| 高清成人免费视频| 国产日韩欧美电影| 国产福利一区二区三区视频| 国产亚洲午夜高清国产拍精品| 国产乱妇无码大片在线观看| 久久久一区二区| 国产电影一区在线| 中文无字幕一区二区三区| 国产不卡视频一区二区三区| 日本一区二区三区国色天香| 风间由美一区二区av101| 国产精品久久毛片a| 97精品超碰一区二区三区| 一级做a爱片久久| 欧美伦理视频网站| 激情偷乱视频一区二区三区| 久久久久综合网| 91在线视频在线| 亚洲国产一区在线观看| 欧美福利视频一区| 精品一区二区三区在线播放 | 欧美日韩国产免费| 亚洲成人av一区二区| 日韩精品在线网站| 国产不卡在线一区| 亚洲精品日韩一| 日韩欧美一区在线| 国产精品亚洲午夜一区二区三区| 中文字幕巨乱亚洲| 欧美日韩亚洲综合| 国内精品伊人久久久久影院对白| 日本一区二区三级电影在线观看| av亚洲精华国产精华精| 午夜av区久久| 久久久三级国产网站| 在线日韩一区二区| 久久99久久99| 亚洲精品乱码久久久久久黑人| 日韩一级免费观看| 成人免费观看av|