?? up3_clock.fit.qmsg
字號:
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "4.864 ns register register " "Info: Estimated most critical path is register to register delay of 4.864 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns BCD_MIND0\[2\] 1 REG LAB_X20_Y8 7 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X20_Y8; Fanout = 7; REG Node = 'BCD_MIND0\[2\]'" { } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { BCD_MIND0[2] } "NODE_NAME" } "" } } { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 419 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.180 ns) + CELL(0.590 ns) 1.770 ns Select~3716 2 COMB LAB_X22_Y9 1 " "Info: 2: + IC(1.180 ns) + CELL(0.590 ns) = 1.770 ns; Loc. = LAB_X22_Y9; Fanout = 1; COMB Node = 'Select~3716'" { } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "1.770 ns" { BCD_MIND0[2] Select~3716 } "NODE_NAME" } "" } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.046 ns) + CELL(0.590 ns) 3.406 ns Select~3720 3 COMB LAB_X15_Y9 1 " "Info: 3: + IC(1.046 ns) + CELL(0.590 ns) = 3.406 ns; Loc. = LAB_X15_Y9; Fanout = 1; COMB Node = 'Select~3720'" { } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "1.636 ns" { Select~3716 Select~3720 } "NODE_NAME" } "" } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.851 ns) + CELL(0.607 ns) 4.864 ns DATA_BUS_VALUE\[2\] 4 REG LAB_X19_Y9 2 " "Info: 4: + IC(0.851 ns) + CELL(0.607 ns) = 4.864 ns; Loc. = LAB_X19_Y9; Fanout = 2; REG Node = 'DATA_BUS_VALUE\[2\]'" { } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "1.458 ns" { Select~3720 DATA_BUS_VALUE[2] } "NODE_NAME" } "" } } { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 67 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.787 ns ( 36.74 % ) " "Info: Total cell delay = 1.787 ns ( 36.74 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.077 ns ( 63.26 % ) " "Info: Total interconnect delay = 3.077 ns ( 63.26 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "4.864 ns" { BCD_MIND0[2] Select~3716 Select~3720 DATA_BUS_VALUE[2] } "NODE_NAME" } "" } } } 0 0 "Estimated most critical path is %2!s! to %3!s! delay of %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0 0 "Fitter routing operations beginning" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "2 6 " "Info: Average interconnect usage is 2% of the available device resources. Peak interconnect usage is 6%" { } { } 0 0 "Average interconnect usage is %1!d!%% of the available device resources. Peak interconnect usage is %2!d!%%" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:01 " "Info: Fitter routing operations ending: elapsed time is 00:00:01" { } { } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Info: Optimizations that may affect the design's routability were skipped" { } { } 0 0 "Optimizations that may affect the design's routability were skipped" 0 0} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Info: Optimizations that may affect the design's timing were skipped" { } { } 0 0 "Optimizations that may affect the design's timing were skipped" 0 0} } { } 0 0 "The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" { } { } 0 0 "Completed %1!s!" 0 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" { } { } 0 0 "Started post-fitting delay annotation" 0 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" { } { } 0 0 "Delay annotation completed successfully" 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" { } { } 0 0 "Completed %1!s!" 0 0}
{ "Warning" "WFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE" "8 " "Warning: Following 8 pins have no output enable or a GND or VCC output enable - later changes to this connectivity may change fitting results" { { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[0\] a permanently enabled " "Info: Pin DATA_BUS\[0\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[0\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[0] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[0] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[1\] a permanently enabled " "Info: Pin DATA_BUS\[1\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[1\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[1] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[1] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[2\] a permanently enabled " "Info: Pin DATA_BUS\[2\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[2\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[2] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[2] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[3\] a permanently enabled " "Info: Pin DATA_BUS\[3\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[3\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[3] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[3] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[4\] a permanently enabled " "Info: Pin DATA_BUS\[4\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[4\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[4] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[4] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[5\] a permanently enabled " "Info: Pin DATA_BUS\[5\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[5\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[5] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[5] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[6\] a permanently enabled " "Info: Pin DATA_BUS\[6\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[6\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[6] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[6] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "DATA_BUS\[7\] a permanently enabled " "Info: Pin DATA_BUS\[7\] has a permanently enabled output enable" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 11 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "DATA_BUS\[7\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { DATA_BUS[7] } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { DATA_BUS[7] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! output enable" 0 0} } { } 0 0 "Following %1!d! pins have no output enable or a GND or VCC output enable - later changes to this connectivity may change fitting results" 0 0}
{ "Warning" "WFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN" "1 " "Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" { { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "LCD_RW GND " "Info: Pin LCD_RW has GND driving its datain port" { } { { "UP3_CLOCK.vhd" "" { Text "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.vhd" 10 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "LCD_RW" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "UP3_CLOCK" "UNKNOWN" "V1" "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/db/UP3_CLOCK.quartus_db" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/" "" "" { LCD_RW } "NODE_NAME" } "" } } { "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" { Floorplan "H:/學習/EDA技術應用/EDA/實驗三-電子表/最終版本/project1_clock/UP3_CLOCK.fld" "" "" { LCD_RW } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} } { } 0 0 "Following %1!d! pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 4 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 4 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Sat Jun 09 21:41:06 2007 " "Info: Processing ended: Sat Jun 09 21:41:06 2007" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:08 " "Info: Elapsed time: 00:00:08" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -