亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sjb.rpt

?? FPGA或CPLD與DAC(DAC0832)
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                    e:\homework\sjb\sjb.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/16/2007 16:24:40

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SJB


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

sjb       EPM7128SLI84-10  2        8        0      19      0           14 %

User Pins:                 2        8        0  



Project Information                                    e:\homework\sjb\sjb.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'reset' chosen for auto global Clear


Project Information                                    e:\homework\sjb\sjb.rpt

** FILE HIERARCHY **



|lpm_add_sub:62|
|lpm_add_sub:62|addcore:adder|
|lpm_add_sub:62|altshift:result_ext_latency_ffs|
|lpm_add_sub:62|altshift:carry_ext_latency_ffs|
|lpm_add_sub:62|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:150|
|lpm_add_sub:150|addcore:adder|
|lpm_add_sub:150|altshift:result_ext_latency_ffs|
|lpm_add_sub:150|altshift:carry_ext_latency_ffs|
|lpm_add_sub:150|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                           e:\homework\sjb\sjb.rpt
sjb

***** Logic for device 'sjb' compiled without errors.




Device: EPM7128SLI84-10

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

              R  R  R  R     R  R  R                    R  R  R              
              E  E  E  E     E  E  E                    E  E  E              
              S  S  S  S     S  S  S  V                 S  S  S              
              E  E  E  E     E  E  E  C     r           E  E  E  V           
              R  R  R  R     R  R  R  C     e           R  R  R  C           
              V  V  V  V  G  V  V  V  I  G  s  G  c  G  V  V  V  C           
              E  E  E  E  N  E  E  E  N  N  e  N  l  N  E  E  E  I  q  q  q  
              D  D  D  D  D  D  D  D  T  D  t  D  k  D  D  D  D  O  7  3  6  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
RESERVED | 12                                                              74 | q4 
   VCCIO | 13                                                              73 | q5 
    #TDI | 14                                                              72 | GND 
RESERVED | 15                                                              71 | #TDO 
RESERVED | 16                                                              70 | RESERVED 
RESERVED | 17                                                              69 | RESERVED 
RESERVED | 18                                                              68 | RESERVED 
     GND | 19                                                              67 | RESERVED 
RESERVED | 20                                                              66 | VCCIO 
RESERVED | 21                                                              65 | q2 
RESERVED | 22                       EPM7128SLI84-10                        64 | q0 
    #TMS | 23                                                              63 | q1 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | RESERVED 
   VCCIO | 26                                                              60 | RESERVED 
RESERVED | 27                                                              59 | GND 
RESERVED | 28                                                              58 | RESERVED 
RESERVED | 29                                                              57 | RESERVED 
RESERVED | 30                                                              56 | RESERVED 
RESERVED | 31                                                              55 | RESERVED 
     GND | 32                                                              54 | RESERVED 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              R  R  R  R  R  V  R  R  R  G  V  R  R  R  G  R  R  R  R  R  V  
              E  E  E  E  E  C  E  E  E  N  C  E  E  E  N  E  E  E  E  E  C  
              S  S  S  S  S  C  S  S  S  D  C  S  S  S  D  S  S  S  S  S  C  
              E  E  E  E  E  I  E  E  E     I  E  E  E     E  E  E  E  E  I  
              R  R  R  R  R  O  R  R  R     N  R  R  R     R  R  R  R  R  O  
              V  V  V  V  V     V  V  V     T  V  V  V     V  V  V  V  V     
              E  E  E  E  E     E  E  E        E  E  E     E  E  E  E  E     
              D  D  D  D  D     D  D  D        D  D  D     D  D  D  D  D     


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                           e:\homework\sjb\sjb.rpt
sjb

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
E:    LC65 - LC80     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
F:    LC81 - LC96     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
G:   LC97 - LC112     3/16( 18%)   4/ 8( 50%)   0/16(  0%)   3/36(  8%) 
H:  LC113 - LC128    16/16(100%)   5/ 8( 62%)   5/16( 31%)  20/36( 55%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                            12/64     ( 18%)
Total logic cells used:                         19/128    ( 14%)
Total shareable expanders used:                  0/128    (  0%)
Total Turbo logic cells used:                   19/128    ( 14%)
Total shareable expanders not available (n/a):   5/128    (  3%)
Average fan-in:                                  7.89
Total fan-in:                                   150

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                      8
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     19
Total flipflops required:                        9
Total product terms required:                   52
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/ 128   (  0%)



Device-Specific Information:                           e:\homework\sjb\sjb.rpt
sjb

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  83      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   1      -   -       INPUT  G            0      0   0    0    0    0    1  reset


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                           e:\homework\sjb\sjb.rpt
sjb

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  64     99    G         FF   +  t        0      0   0    0    0    7   11  q0 (:20)
  63     97    G         FF   +  t        0      0   0    0    2    6   11  q1 (:19)
  65    101    G         FF   +  t        0      0   0    0    3    5   11  q2 (:18)
  76    120    H         FF   +  t        1      0   1    0   11    5   11  q3 (:17)
  74    117    H         FF   +  t        1      0   1    0   11    5    9  q4 (:16)
  73    115    H         FF   +  t        1      0   1    0   11    5    7  q5 (:15)
  75    118    H         FF   +  t        1      0   1    0   11    5    5  q6 (:14)
  77    123    H         FF   +  t        1      0   1    0   11    5    3  q7 (:13)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                           e:\homework\sjb\sjb.rpt
sjb

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   -    124    H       SOFT      t        0      0   0    0    4    1    0  |LPM_ADD_SUB:62|addcore:adder|result_node3
   -    122    H       SOFT      t        0      0   0    0    5    1    0  |LPM_ADD_SUB:62|addcore:adder|result_node4
   -    121    H       SOFT      t        0      0   0    0    6    1    0  |LPM_ADD_SUB:62|addcore:adder|result_node5
   -    116    H       SOFT      t        0      0   0    0    7    1    0  |LPM_ADD_SUB:62|addcore:adder|result_node6
 (81)   128    H       SOFT      t        0      0   0    0    8    1    0  |LPM_ADD_SUB:62|addcore:adder|result_node7
   -    119    H       SOFT      t        0      0   0    0    4    1    0  |LPM_ADD_SUB:150|addcore:adder|result_node3
   -    127    H       SOFT      t        0      0   0    0    5    1    0  |LPM_ADD_SUB:150|addcore:adder|result_node4
 (80)   126    H       SOFT      t        0      0   0    0    6    1    0  |LPM_ADD_SUB:150|addcore:adder|result_node5
 (79)   125    H       SOFT      t        0      0   0    0    7    1    0  |LPM_ADD_SUB:150|addcore:adder|result_node6
   -    114    H       SOFT      t        0      0   0    0    8    1    0  |LPM_ADD_SUB:150|addcore:adder|result_node7
   -    113    H       TFFE   +  t        0      0   0    1    9    7    1  a (:21)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                           e:\homework\sjb\sjb.rpt
sjb

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'G':

               Logic cells placed in LAB 'G'
        +----- LC99 q0
        | +--- LC97 q1
        | | +- LC101 q2
        | | | 
        | | |   Other LABs fed by signals
        | | |   that feed LAB 'G'

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美自拍丝袜亚洲| 亚洲国产精品ⅴa在线观看| 久久午夜电影网| 午夜精品123| 国产精品中文字幕日韩精品 | 日本一区二区高清| 亚洲高清视频中文字幕| 成人一级片网址| 精品美女在线播放| 午夜视频在线观看一区| 91免费视频网址| 久久精品欧美一区二区三区不卡| 日韩激情视频在线观看| av在线播放成人| 国产三级一区二区| 久久99深爱久久99精品| 欧美日本不卡视频| 一区二区三区四区不卡在线| 国产电影一区二区三区| 欧美va亚洲va国产综合| 免费观看在线综合| 欧美日本在线视频| 午夜伊人狠狠久久| 欧美日精品一区视频| 亚洲黄色性网站| 99久久婷婷国产综合精品电影| 久久久91精品国产一区二区精品| 亚洲伦理在线精品| 国产精品电影一区二区三区| 精品一区二区三区在线观看国产| 国产精品久久夜| 91香蕉视频污在线| 国产美女在线精品| 九九精品一区二区| 奇米色一区二区三区四区| 中文字幕亚洲视频| 国产免费久久精品| 91精品国产综合久久福利| 色婷婷av一区| 91久久精品一区二区二区| 一区二区三区av电影| 国产精品久久久久久久久久免费看| 精品国产乱码久久久久久蜜臀 | 亚洲欧洲精品一区二区精品久久久 | 国产一区二区三区精品视频| 亚洲欧美一区二区三区孕妇| 亚洲午夜久久久| 欧美日韩高清一区| 日韩欧美国产一区二区在线播放 | 国产精品99久久久久久久女警| 婷婷久久综合九色综合绿巨人| hitomi一区二区三区精品| 成人国产电影网| 日产国产欧美视频一区精品| 91成人免费在线视频| 偷窥少妇高潮呻吟av久久免费| 欧美一级高清大全免费观看| 国产在线一区二区| 久久精品夜色噜噜亚洲a∨| www.色精品| 亚洲二区视频在线| 337p日本欧洲亚洲大胆精品 | 伊人一区二区三区| 欧美一区午夜视频在线观看| 国产一区二区三区国产| 亚洲欧洲av在线| 欧美精品日韩一区| 成人爽a毛片一区二区免费| 亚洲免费观看视频| 日韩三级在线观看| 色综合天天在线| 人禽交欧美网站| 国产精品国产三级国产普通话三级| 欧美视频在线观看一区| 激情综合网天天干| 亚洲国产综合色| 国产亚洲精品免费| 欧美精品自拍偷拍| 成人午夜精品在线| 青青草伊人久久| 亚洲乱码日产精品bd| 欧美成人高清电影在线| 欧美影院午夜播放| 成人高清免费在线播放| 日本中文在线一区| 亚洲欧美欧美一区二区三区| 久久久久久久av麻豆果冻| 欧美日韩性生活| 99精品视频在线观看免费| 免费在线欧美视频| 久久精品国产99国产精品| 一区在线播放视频| 久久久亚洲高清| 91精品国产91久久久久久最新毛片 | 色婷婷一区二区三区四区| 精品在线一区二区三区| 一区二区三区**美女毛片| 国产三级三级三级精品8ⅰ区| 欧美日韩午夜在线| 日本精品视频一区二区| 不卡的av在线播放| 国产高清成人在线| 国产一区91精品张津瑜| 日本亚洲欧美天堂免费| 午夜影院久久久| 亚洲综合网站在线观看| 亚洲色图视频网| 欧美国产一区二区在线观看 | 亚洲欧美日韩在线不卡| 国产精品欧美一级免费| 久久久久国色av免费看影院| 久久只精品国产| 日韩免费观看2025年上映的电影| 欧美性做爰猛烈叫床潮| 亚洲精品一二三区| 五月天一区二区三区| 亚洲少妇最新在线视频| 国产精品美女久久久久aⅴ| 国产日韩综合av| 久久精品一级爱片| 国产肉丝袜一区二区| 欧美激情一区在线观看| 欧美激情综合网| 国产精品色一区二区三区| 国产免费久久精品| 五月天一区二区三区| 亚洲国产日韩精品| 日韩中文字幕麻豆| 美女脱光内衣内裤视频久久网站| 美女高潮久久久| 国产精品自拍网站| aaa欧美色吧激情视频| 99久久精品国产麻豆演员表| 91成人在线免费观看| 欧美三级韩国三级日本三斤| 91精品国模一区二区三区| 日韩精品资源二区在线| 国产三级欧美三级日产三级99 | 麻豆精品国产91久久久久久| 国产在线精品一区二区三区不卡| 国产激情视频一区二区三区欧美| 成人av网址在线观看| 一本大道综合伊人精品热热| 欧美日韩免费一区二区三区视频| 日韩免费电影网站| 国产精品嫩草久久久久| 亚洲国产日韩在线一区模特| 精品一区二区在线视频| 99视频国产精品| 欧美日韩另类一区| 久久人人97超碰com| 一区二区视频在线看| 老司机精品视频一区二区三区| 成人av电影在线网| 91精品国产91久久久久久最新毛片 | 91精品免费在线| 国产在线精品一区二区三区不卡| 亚洲女性喷水在线观看一区| 亚洲一二三四在线| 国产自产视频一区二区三区| 色综合久久久久久久| 精品国产免费人成电影在线观看四季| 中文在线一区二区| 男男视频亚洲欧美| 色婷婷精品久久二区二区蜜臀av | 日韩综合小视频| 成人免费av在线| 欧美一区二区在线免费观看| 中文字幕中文字幕在线一区| 美女视频黄免费的久久| 日本精品一级二级| 国产清纯美女被跳蛋高潮一区二区久久w | 久久精品人人做| 日日摸夜夜添夜夜添国产精品| 91免费国产在线观看| 久久久久九九视频| 美女被吸乳得到大胸91| 欧美日韩一区二区不卡| 日韩一区二区三区免费看| 26uuu久久综合| 亚洲成人资源网| bt欧美亚洲午夜电影天堂| 精品国产伦一区二区三区观看方式 | 久久久美女毛片| 亚洲综合在线视频| 成人一区二区视频| 久久亚洲精华国产精华液 | 国产成人鲁色资源国产91色综| 911精品产国品一二三产区| 国产精品成人在线观看| 国产精品一区二区在线播放| 日韩一区二区三区观看| 丝袜脚交一区二区| 欧美日韩激情一区二区三区| 亚洲在线一区二区三区| 欧美色图12p| 一区二区免费视频| 日本韩国一区二区| 午夜视频在线观看一区| 欧美性受xxxx黑人xyx|