亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? systerm.rpt

?? 用VHDL編寫的簡單POC(并行輸出控制)程序
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                       d:\yuhui\systerm.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 03/26/2007 11:54:06

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

systerm   EPF10K10LC84-3   7      11     8    0         0  %    45       7  %

User Pins:                 7      11     8  



Project Information                                       d:\yuhui\systerm.rpt

** FILE HIERARCHY **



|poc3:1|
|print:12|
|print:12|lpm_add_sub:64|
|print:12|lpm_add_sub:64|addcore:adder|
|print:12|lpm_add_sub:64|altshift:result_ext_latency_ffs|
|print:12|lpm_add_sub:64|altshift:carry_ext_latency_ffs|
|print:12|lpm_add_sub:64|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

***** Logic for device 'systerm' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R                 R  R  R  R     O     
                E  E  E  E  E  E  E     E                 E  E  E  E     N     
                S  S  S  S  S  S  S  V  S              G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  R           N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  E           D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  S  C        I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  E  L  A  D  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  K  2  0  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RDY 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | PD1 
  RESERVED | 16                                                              70 | IRQ 
        D1 | 17                                                              69 | PD0 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | D3 
    VCCINT | 20                                                              66 | PD2 
  RESERVED | 21                                                              65 | PD3 
  RESERVED | 22                        EPF10K10LC84-3                        64 | D2 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | D7 
  RESERVED | 25                                                              61 | D4 
    GNDINT | 26                                                              60 | D6 
       PD4 | 27                                                              59 | D5 
  RESERVED | 28                                                              58 | PD7 
        A0 | 29                                                              57 | #TMS 
       PD6 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | PD5 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  R  C  A  V  G  R  R  R  R  R  T  R  
                C  n  E  E  E  E  E  C  N  W  S  1  C  N  E  E  E  E  E  R  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S     S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E     E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R     R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V     V  
                   I  E  E  E  E  E                       E  E  E  E  E     E  
                   G  D  D  D  D  D                       D  D  D  D  D     D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
A16      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    1/2    2/2       2/22(  9%)   
A20      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    1/2       5/22( 22%)   
B17      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
C16      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       9/22( 40%)   
C22      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C23      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            20/53     ( 37%)
Total logic cells used:                         45/576    (  7%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.31/4    ( 82%)
Total fan-in:                                 149/2304    (  6%)

Total input pins required:                       7
Total input I/O cell registers required:         0
Total output pins required:                     11
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               8
Total reserved pins required                     0
Total logic cells required:                     45
Total flipflops required:                       20
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         4/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   4   0   0   0   8   0   0   0   0     20/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   8   1   0     17/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0  12   8   0   0   8   0   8   1   0     45/0  



Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  29      -     -    C    --      INPUT                0    0    0    2  A0
  44      -     -    -    --      INPUT                0    0    0    2  A1
  84      -     -    -    --      INPUT                0    0    0    2  A2
   1      -     -    -    --      INPUT  G             0    0    0    0  CLK
  43      -     -    -    --      INPUT                0    0    0    2  CS
  83      -     -    -    13      BIDIR                0    1    0    2  D0
  17      -     -    A    --      BIDIR                0    1    0    2  D1
  64      -     -    B    --      BIDIR                0    1    0    2  D2
  67      -     -    B    --      BIDIR                0    1    0    2  D3
  61      -     -    C    --      BIDIR                0    1    0    2  D4
  59      -     -    C    --      BIDIR                0    1    0    2  D5
  60      -     -    C    --      BIDIR                0    1    0    2  D6
  62      -     -    C    --      BIDIR                0    1    0    1  D7
   2      -     -    -    --      INPUT  G             0    0    0    1  RESET
  42      -     -    -    --      INPUT                0    0    0   27  RW


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  83      -     -    -    13        TRI                0    1    0    2  D0
  17      -     -    A    --        TRI                0    1    0    2  D1
  64      -     -    B    --        TRI                0    1    0    2  D2
  67      -     -    B    --        TRI                0    1    0    2  D3
  61      -     -    C    --        TRI                0    1    0    2  D4
  59      -     -    C    --        TRI                0    1    0    2  D5
  60      -     -    C    --        TRI                0    1    0    2  D6
  62      -     -    C    --        TRI                0    1    0    1  D7
  70      -     -    A    --     OUTPUT                0    1    0    0  IRQ
  69      -     -    A    --        TRI                0    1    0    0  PD0
  71      -     -    A    --        TRI                0    1    0    0  PD1
  66      -     -    B    --        TRI                0    1    0    0  PD2
  65      -     -    B    --        TRI                0    1    0    0  PD3
  27      -     -    C    --        TRI                0    1    0    0  PD4
  54      -     -    -    21        TRI                0    1    0    0  PD5
  30      -     -    C    --        TRI                0    1    0    0  PD6
  58      -     -    C    --        TRI                0    1    0    0  PD7
  73      -     -    A    --     OUTPUT                0    1    0    0  RDY
  52      -     -    -    19     OUTPUT                0    1    0    0  TR


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久电影网站中文字幕 | 色综合色综合色综合| 久久夜色精品一区| 韩国欧美国产1区| 久久久99免费| 白白色亚洲国产精品| 亚洲区小说区图片区qvod| 91美女视频网站| 婷婷综合在线观看| 日韩一级成人av| 丰满岳乱妇一区二区三区| 亚洲三级免费观看| 欧美日韩视频在线一区二区| 麻豆精品视频在线观看免费| 国产日产欧美一区二区三区 | jlzzjlzz亚洲女人18| 亚洲男人的天堂av| 91精品国产入口在线| 黄色资源网久久资源365| 国产精品视频观看| 欧美色视频在线| 国内精品写真在线观看| 亚洲男同1069视频| 精品日韩在线一区| 99久久婷婷国产精品综合| 性感美女极品91精品| 久久久不卡网国产精品一区| 欧美在线色视频| 国产精品亚洲成人| 亚洲一区视频在线| 久久一区二区视频| 欧美日韩精品一区二区| 国产河南妇女毛片精品久久久 | 欧美亚洲一区三区| 国产精品18久久久久久久久久久久| 亚洲男人的天堂在线aⅴ视频| 日韩视频在线你懂得| 99精品国产99久久久久久白柏| 日本成人在线一区| 亚洲激情第一区| 欧美日韩在线综合| 国产一区999| 亚洲一二三专区| 国产喂奶挤奶一区二区三区| 欧美在线小视频| 成人午夜看片网址| 麻豆精品一区二区av白丝在线| 国产精品久久久久久妇女6080| 欧美大白屁股肥臀xxxxxx| 色先锋资源久久综合| 久久99久久99精品免视看婷婷 | 中文字幕在线观看一区| 91精品国产黑色紧身裤美女| 99精品视频在线免费观看| 国产在线不卡视频| 日韩av不卡一区二区| 亚洲一区二区在线免费观看视频| 中文字幕不卡三区| www日韩大片| 日韩欧美一区二区免费| 亚洲欧洲精品成人久久奇米网| 久久综合久久综合亚洲| 色94色欧美sute亚洲线路二| 国产福利一区二区三区在线视频| 日本不卡视频一二三区| 亚洲午夜av在线| 亚洲精品乱码久久久久久黑人| 国产精品久久久久毛片软件| 2021国产精品久久精品| 欧美成人a视频| 日韩欧美不卡在线观看视频| 欧美日韩精品欧美日韩精品| 欧美亚洲一区三区| 国产精品小仙女| 日韩高清欧美激情| 午夜精品久久久久久| 亚洲国产一区在线观看| 一区二区三区免费看视频| 亚洲免费在线视频一区 二区| 日韩毛片在线免费观看| 日韩伦理电影网| 亚洲欧洲制服丝袜| 亚洲一区二区三区免费视频| 亚洲国产视频在线| 日韩黄色片在线观看| 免费看黄色91| 国产自产高清不卡| 国产.欧美.日韩| 91丨porny丨最新| 欧美亚洲动漫精品| 在线成人小视频| 欧美tickle裸体挠脚心vk| 久久夜色精品国产噜噜av| 久久久久国产精品免费免费搜索| 国产亚洲美州欧州综合国| 国产精品萝li| 亚洲一区在线看| 免播放器亚洲一区| 国产成人高清视频| 色综合久久中文字幕| 成人亚洲一区二区一| 一区在线中文字幕| 亚洲欧洲精品一区二区精品久久久| 亚洲色图另类专区| 亚洲国产成人精品视频| 秋霞午夜av一区二区三区| 国内精品伊人久久久久av一坑| 成人免费av在线| 欧美亚洲一区三区| 欧美精品一区视频| 1000精品久久久久久久久| 精品一区二区三区影院在线午夜| 国产一区二区美女| 91免费精品国自产拍在线不卡 | 一区二区欧美在线观看| 日韩福利电影在线| 国产成人午夜99999| 欧美性受极品xxxx喷水| 亚洲精品在线免费播放| 亚洲精品高清视频在线观看| 老鸭窝一区二区久久精品| 成人av在线一区二区三区| 欧美日韩情趣电影| 中文字幕色av一区二区三区| 男人的天堂久久精品| 欧美一区二区三区视频在线观看 | 亚洲国产成人在线| 日韩精品五月天| 成人免费观看视频| 欧美日韩在线免费视频| 国产精品视频看| 久久99精品久久久久久| 欧美午夜精品一区二区三区| 国产亚洲精品7777| 日日夜夜精品视频天天综合网| av成人动漫在线观看| 日韩欧美第一区| 亚洲成年人影院| 94-欧美-setu| 久久久91精品国产一区二区精品 | 蜜臀a∨国产成人精品| 91香蕉视频mp4| 国产亚洲va综合人人澡精品| 日本在线观看不卡视频| 色婷婷精品大在线视频 | 亚洲四区在线观看| 国产99久久久国产精品免费看| 欧美挠脚心视频网站| 亚洲欧美国产毛片在线| 成人精品免费视频| 2023国产精品视频| 美女mm1313爽爽久久久蜜臀| 欧美这里有精品| 亚洲综合一区二区精品导航| 91首页免费视频| 中文字幕+乱码+中文字幕一区| 久久不见久久见中文字幕免费| 91精品国产色综合久久ai换脸| 亚州成人在线电影| 欧美挠脚心视频网站| 亚洲va欧美va国产va天堂影院| 欧美亚洲综合久久| 亚洲一区二区四区蜜桃| 欧美在线视频不卡| 亚洲一区二区视频| 欧美日韩国产美女| 视频一区国产视频| 欧美一区二区三区在线观看| 五月天网站亚洲| 91精品国产色综合久久不卡蜜臀| 日韩精品久久久久久| 欧美一区二区三区播放老司机| 午夜国产精品影院在线观看| 欧美肥胖老妇做爰| 蜜臀99久久精品久久久久久软件| 欧美变态口味重另类| 狠狠色狠狠色综合系列| 久久久久成人黄色影片| 懂色av一区二区夜夜嗨| 成人免费一区二区三区视频| 色av一区二区| 午夜精品一区在线观看| 日韩欧美一卡二卡| 国产大陆a不卡| 亚洲美女淫视频| 在线不卡的av| 国产精品资源站在线| 欧美激情在线看| 在线视频国产一区| 美国精品在线观看| 国产精品天美传媒| 日本精品视频一区二区| 日韩av电影免费观看高清完整版 | 欧美色手机在线观看| 日韩黄色免费电影| 国产成人免费av在线| 91丨porny丨国产| 午夜精彩视频在线观看不卡| 91精品国产综合久久婷婷香蕉| 国产在线一区二区|