亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? systerm.rpt

?? 用VHDL編寫(xiě)的簡(jiǎn)單POC(并行輸出控制)程序
?? RPT
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):
Project Information                                       d:\yuhui\systerm.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 03/26/2007 11:54:06

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

systerm   EPF10K10LC84-3   7      11     8    0         0  %    45       7  %

User Pins:                 7      11     8  



Project Information                                       d:\yuhui\systerm.rpt

** FILE HIERARCHY **



|poc3:1|
|print:12|
|print:12|lpm_add_sub:64|
|print:12|lpm_add_sub:64|addcore:adder|
|print:12|lpm_add_sub:64|altshift:result_ext_latency_ffs|
|print:12|lpm_add_sub:64|altshift:carry_ext_latency_ffs|
|print:12|lpm_add_sub:64|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

***** Logic for device 'systerm' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R                 R  R  R  R     O     
                E  E  E  E  E  E  E     E                 E  E  E  E     N     
                S  S  S  S  S  S  S  V  S              G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  R           N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  E           D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  S  C        I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  E  L  A  D  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  K  2  0  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RDY 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | PD1 
  RESERVED | 16                                                              70 | IRQ 
        D1 | 17                                                              69 | PD0 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | D3 
    VCCINT | 20                                                              66 | PD2 
  RESERVED | 21                                                              65 | PD3 
  RESERVED | 22                        EPF10K10LC84-3                        64 | D2 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | D7 
  RESERVED | 25                                                              61 | D4 
    GNDINT | 26                                                              60 | D6 
       PD4 | 27                                                              59 | D5 
  RESERVED | 28                                                              58 | PD7 
        A0 | 29                                                              57 | #TMS 
       PD6 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | PD5 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  R  C  A  V  G  R  R  R  R  R  T  R  
                C  n  E  E  E  E  E  C  N  W  S  1  C  N  E  E  E  E  E  R  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S     S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E     E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R     R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V     V  
                   I  E  E  E  E  E                       E  E  E  E  E     E  
                   G  D  D  D  D  D                       D  D  D  D  D     D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
A16      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    1/2    2/2       2/22(  9%)   
A20      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    1/2       5/22( 22%)   
B17      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
C16      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       9/22( 40%)   
C22      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C23      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            20/53     ( 37%)
Total logic cells used:                         45/576    (  7%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.31/4    ( 82%)
Total fan-in:                                 149/2304    (  6%)

Total input pins required:                       7
Total input I/O cell registers required:         0
Total output pins required:                     11
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               8
Total reserved pins required                     0
Total logic cells required:                     45
Total flipflops required:                       20
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         4/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   4   0   0   0   8   0   0   0   0     20/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   8   1   0     17/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0  12   8   0   0   8   0   8   1   0     45/0  



Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  29      -     -    C    --      INPUT                0    0    0    2  A0
  44      -     -    -    --      INPUT                0    0    0    2  A1
  84      -     -    -    --      INPUT                0    0    0    2  A2
   1      -     -    -    --      INPUT  G             0    0    0    0  CLK
  43      -     -    -    --      INPUT                0    0    0    2  CS
  83      -     -    -    13      BIDIR                0    1    0    2  D0
  17      -     -    A    --      BIDIR                0    1    0    2  D1
  64      -     -    B    --      BIDIR                0    1    0    2  D2
  67      -     -    B    --      BIDIR                0    1    0    2  D3
  61      -     -    C    --      BIDIR                0    1    0    2  D4
  59      -     -    C    --      BIDIR                0    1    0    2  D5
  60      -     -    C    --      BIDIR                0    1    0    2  D6
  62      -     -    C    --      BIDIR                0    1    0    1  D7
   2      -     -    -    --      INPUT  G             0    0    0    1  RESET
  42      -     -    -    --      INPUT                0    0    0   27  RW


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  83      -     -    -    13        TRI                0    1    0    2  D0
  17      -     -    A    --        TRI                0    1    0    2  D1
  64      -     -    B    --        TRI                0    1    0    2  D2
  67      -     -    B    --        TRI                0    1    0    2  D3
  61      -     -    C    --        TRI                0    1    0    2  D4
  59      -     -    C    --        TRI                0    1    0    2  D5
  60      -     -    C    --        TRI                0    1    0    2  D6
  62      -     -    C    --        TRI                0    1    0    1  D7
  70      -     -    A    --     OUTPUT                0    1    0    0  IRQ
  69      -     -    A    --        TRI                0    1    0    0  PD0
  71      -     -    A    --        TRI                0    1    0    0  PD1
  66      -     -    B    --        TRI                0    1    0    0  PD2
  65      -     -    B    --        TRI                0    1    0    0  PD3
  27      -     -    C    --        TRI                0    1    0    0  PD4
  54      -     -    -    21        TRI                0    1    0    0  PD5
  30      -     -    C    --        TRI                0    1    0    0  PD6
  58      -     -    C    --        TRI                0    1    0    0  PD7
  73      -     -    A    --     OUTPUT                0    1    0    0  RDY
  52      -     -    -    19     OUTPUT                0    1    0    0  TR


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                              d:\yuhui\systerm.rpt
systerm

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本精品裸体写真集在线观看| 国产网站一区二区| 91国产免费观看| 日韩精品一区二区三区四区视频 | 欧美日韩一卡二卡| 在线观看一区二区精品视频| 欧美午夜精品久久久久久超碰| 91福利视频网站| 欧美三级中文字幕在线观看| 欧美日韩国产成人在线91| 欧美日韩综合色| 在线综合视频播放| 日韩三级视频中文字幕| 精品国产123| 国产欧美日韩在线观看| 中文字幕一区二区三| 亚洲老司机在线| 亚洲二区视频在线| 蜜臀a∨国产成人精品| 国产在线一区二区| 成人在线一区二区三区| 色综合久久综合网欧美综合网| 欧美视频中文字幕| 欧美一区二区三区婷婷月色| 精品国产免费视频| 中文字幕av资源一区| 亚洲人成精品久久久久| 亚洲高清免费观看| 韩国精品在线观看| av在线不卡网| 欧美男同性恋视频网站| 2023国产一二三区日本精品2022| 国产精品私房写真福利视频| 亚洲午夜视频在线观看| 极品少妇一区二区| 99久久精品免费观看| 宅男在线国产精品| 国产精品私房写真福利视频| 亚洲国产欧美在线| 国产精品亚洲一区二区三区妖精 | 欧美顶级少妇做爰| 日韩欧美自拍偷拍| 国产精品久久久久毛片软件| 亚洲色欲色欲www| 美女性感视频久久| 91香蕉视频mp4| 91精品国产免费久久综合| 欧美高清在线精品一区| 亚洲va欧美va人人爽午夜| 国产精品一区二区视频| 欧美亚洲动漫精品| 国产欧美日韩卡一| 奇米精品一区二区三区四区| 国产成人自拍高清视频在线免费播放| 一本一本大道香蕉久在线精品| 制服丝袜av成人在线看| 亚洲视频免费在线观看| 精品一区二区三区在线播放视频 | 欧美日韩激情一区二区三区| 国产三级一区二区三区| 五月天激情综合网| 91亚洲精品久久久蜜桃| 久久先锋资源网| 午夜精品成人在线视频| 成人永久看片免费视频天堂| 欧美一区二区三区在线| 一区二区三区欧美激情| 国产乱子伦一区二区三区国色天香| 91麻豆福利精品推荐| 久久久午夜精品理论片中文字幕| 亚洲国产成人av| 91热门视频在线观看| 久久久精品免费观看| 免费在线看成人av| 欧美做爰猛烈大尺度电影无法无天| 中文字幕不卡在线观看| 毛片av一区二区| 7777精品伊人久久久大香线蕉的| 成人免费在线视频观看| 国产激情视频一区二区三区欧美| 91麻豆精品国产自产在线| 一区二区三区精品久久久| 丰满亚洲少妇av| 久久久久久久久久久久久女国产乱| 日日摸夜夜添夜夜添亚洲女人| 色女孩综合影院| 亚洲日本成人在线观看| 成av人片一区二区| 国产精品久久久久桃色tv| 国产成人aaa| 国产亚洲短视频| 国产一区二区伦理片| 精品黑人一区二区三区久久| 秋霞av亚洲一区二区三| 欧美男女性生活在线直播观看| 亚洲图片欧美一区| 91精品1区2区| 亚洲综合在线观看视频| 日本高清不卡aⅴ免费网站| 亚洲精品亚洲人成人网| 99国产精品国产精品毛片| 自拍偷自拍亚洲精品播放| www.激情成人| 亚洲免费大片在线观看| 在线观看日韩av先锋影音电影院| 亚洲欧洲中文日韩久久av乱码| 91在线视频在线| 一区二区三区四区蜜桃 | 亚洲日本一区二区| 91免费国产在线| 自拍av一区二区三区| 色婷婷亚洲精品| 夜夜嗨av一区二区三区四季av| 在线观看国产一区二区| 亚洲国产成人av| 这里只有精品99re| 久久69国产一区二区蜜臀| 国产婷婷精品av在线| 99精品视频在线播放观看| 亚洲欧美视频在线观看视频| 在线观看国产日韩| 日韩1区2区日韩1区2区| 337p粉嫩大胆色噜噜噜噜亚洲| 国产成人精品影院| 亚洲天堂免费在线观看视频| 欧美这里有精品| 日韩不卡免费视频| 久久久精品中文字幕麻豆发布| 成人性生交大合| 亚洲国产一区在线观看| 欧美mv和日韩mv的网站| 国产成人免费视频网站| 亚洲天堂精品在线观看| 666欧美在线视频| 国产成人av在线影院| 亚洲另类中文字| 日韩亚洲欧美在线观看| 国产不卡视频在线观看| 亚洲精品国产视频| 日韩免费观看2025年上映的电影| 国产精品一区二区视频| 亚洲精品一卡二卡| 欧美精品一区二区久久久| caoporn国产一区二区| 亚洲成人av电影在线| 国产亚洲精品免费| 欧美日韩一区二区在线视频| 精品夜夜嗨av一区二区三区| 中文字幕一区二区三区精华液| 欧美人与性动xxxx| 不卡视频一二三| 麻豆精品一区二区| 亚洲欧美一区二区三区国产精品| 日韩一区二区影院| 91在线porny国产在线看| 美女性感视频久久| 亚洲美女偷拍久久| 精品粉嫩超白一线天av| 91福利视频在线| 粉嫩在线一区二区三区视频| 性感美女久久精品| 国产精品理论片| 欧美大片一区二区| 欧美影院一区二区三区| 成人午夜激情片| 另类人妖一区二区av| 亚洲一区二区成人在线观看| 国产女主播视频一区二区| 欧美精品久久天天躁| 91丨porny丨国产| 国产麻豆视频精品| 日韩主播视频在线| 一区二区三区在线视频播放| 欧美国产一区在线| 日韩精品影音先锋| 欧美电影在线免费观看| 91免费国产在线观看| 国产成人亚洲精品狼色在线| 日产精品久久久久久久性色| 亚洲欧美电影一区二区| 欧美激情一区二区三区| 精品福利一区二区三区| 欧美一级高清片在线观看| 欧洲在线/亚洲| 一本到三区不卡视频| 国产成人免费视频一区| 国产一区福利在线| 久久不见久久见免费视频7| 亚洲不卡在线观看| 亚洲一区视频在线观看视频| 亚洲伦理在线免费看| 国产精品色在线| 国产精品网站在线观看| 欧美国产97人人爽人人喊| 久久久精品日韩欧美| 久久美女艺术照精彩视频福利播放| 日韩欧美中文字幕制服| 日韩欧美国产一区在线观看| 欧美一区二区在线观看| 在线成人av网站|