?? fosc.syr
字號:
Release 4.1WP3.x - xst E.33Copyright (c) 1995-2001 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to .CPU : 0.00 / 0.16 s | Elapsed : 0.00 / 0.00 s --> Parameter overwrite set to YESCPU : 0.00 / 0.16 s | Elapsed : 0.00 / 0.00 s --> =========================================================================---- Source ParametersInput Format : VERILOGInput File Name : fosc.prj---- Target ParametersTarget Device : XC9500Output File Name : foscOutput Format : NGCTarget Technology : 9500---- Source OptionsTop Module Name : foscAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Flip-Flop Type : DMux Extraction : YESResource Sharing : YESComplex Clock Enable Extraction : YES---- Target OptionsAdd IO Buffers : YESEquivalent register Removal : YESMacro Generator : AutoMACRO Preserve : YESXOR Preserve : YES---- General OptionsOptimization Criterion : SpeedOptimization Effort : 1Check Attribute Syntax : YESKeep Hierarchy : YES---- Other Optionswysiwyg : NO========================================================================= Compiling source file : fosc.prjCompiling included source file 'fosc.v'Module <fosc> compiled.Continuing compilation of source file 'fosc.prj'Compiling included source file 'd:/Xilinx_WebPACK/verilog/src/iSE/unisim_comp.v'Continuing compilation of source file 'fosc.prj'No errors in compilationAnalysis of file <fosc.prj> succeeded. Starting Verilog synthesis. Analyzing top module <fosc>.WARNING:Xst:905 - "fosc.v", line 24: The signals <min> are missing in the sensitivity list of always block.Module <fosc> is correct for synthesis.Synthesizing Unit <fosc>. Related source file is fosc.v. Found 16x8-bit ROM for signal <lddat_reg>. Found 4-bit adder for signal <$n0000> created at line 69. Found 4-bit adder for signal <$n0001> created at line 73. Found 4-bit adder for signal <$n0002> created at line 77. Found 4-bit adder for signal <$n0003> created at line 81. Found 4-bit comparator greater for signal <$n0019> created at line 70. Found 4-bit comparator greater for signal <$n0020> created at line 74. Found 4-bit comparator greater for signal <$n0021> created at line 78. Found 4-bit comparator greater for signal <$n0022> created at line 82. Found 24-bit adder for signal <$old_count_1>. Found 24-bit register for signal <count>. Found 1-bit register for signal <flag>. Found 4-bit 4-to-1 multiplexer for signal <ledbuf>. Found 16-bit register for signal <min>. Found 16-bit register for signal <min1>. Found 1-bit register for signal <sec>. Summary: inferred 1 ROM(s). inferred 58 D-type flip-flop(s). inferred 5 Adder/Subtracter(s). inferred 4 Comparator(s). inferred 4 Multiplexer(s).Unit <fosc> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# ROMs : 1 16x8-bit ROM : 1# Registers : 20 24-bit register : 1 1-bit register : 18 16-bit register : 1# Multiplexers : 1 4-bit 4-to-1 multiplexer : 1# Adders/Subtractors : 5 4-bit adder : 4 24-bit adder : 1# Comparators : 4 4-bit comparator greater : 4=========================================================================Starting low level synthesis...Optimizing unit <fosc> ...=========================================================================Final ResultsOutput File Name : foscOutput Format : NGCOptimization Criterion : SpeedTarget Technology : 9500Keep Hierarchy : YESMacro Preserve : YESMacro Generation : AutoXOR Preserve : YESMacro Statistics# Comparators : 4 4-bit comparator greater : 4# Xors : 35 1-bit xor2 : 35Design Statistics# Edif Instances : 390# I/Os : 14=========================================================================CPU : 3.85 / 4.01 s | Elapsed : 4.00 / 4.00 s -->
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -