亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? __projnav.log

?? 利用xilinx實現一個簡易的電子琴。簡譜中的音名與頻率一一對應。
?? LOG
?? 第 1 頁 / 共 5 頁
字號:
   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0029"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0029 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0030"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0030 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0031"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0031 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0032"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0032 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0033"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0033 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0034"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0034 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0035"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0035 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0036"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0036 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0037"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0037 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Annotating constraints to design from file "buzz1.ucf" ...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "buzz1.ngd" ...Writing NGDBUILD log file "buzz1.bld"...NGDBUILD done.Tcl d:/Xilinx_WebPACK/data/projnav/_edfTOngd.tcl detected that program 'ngdbuild -f ngdbuild.rsp' completed successfully.Done: completed successfully.

Starting: 'exewrap -mode pipe -tapkeep -tcl -command _cpldfit.tcl'


Creating TCL ProcessStarting: 'cpldfit -f _cpldfit.rsp buzz1.ngd'Release 4.1WP3.x - X9K/XPLA Optimizer/Partitioner E.33Copyright (c) 1995-2001 Xilinx, Inc.  All rights reserved.Considering device XC95108-PC84.Flattening design..Multi-level logic optimization...Timing optimization.................................................................................................................................Tcl _cpldfit.tcl detected a return code of '-1' from program 'cpldfit -f _cpldfit.rsp buzz1.ngd'Done: failed with exit code: 0001.

ISE Auto-Make Log File-----------------------

Starting: 'jhdparse @_buzz1.jp'


JHDPARSE - VHDL/Verilog Parser.
ISE 4.1i Copyright(c) 1999-2001 Xilinx, Inc.  All rights reserved. 

Scanning    d:/Xilinx_WebPACK/data/simprim.lst
Scanning    d:/Xilinx_WebPACK/verilog/src/iSE/unisim_comp.v
Scanning    buzz1.v
Writing buzz1.jhd.

JHDPARSE complete -    0 errors,    0 warnings.

Done: completed successfully.

ISE Auto-Make Log File-----------------------

Updating: Implement Design

Starting: 'exewrap @__buzz1_2prj_exewrap.rsp'


Creating TCL ProcessDone: completed successfully.

Starting: 'exewrap -mode pipe -tapkeep -command D:/Xilinx_WebPACK/bin/nt/xst.exe -ifn buzz1.xst -ofn buzz1.syr'


Starting: 'D:/Xilinx_WebPACK/bin/nt/xst.exe -ifn buzz1.xst -ofn buzz1.syr 'Release 4.1WP3.x - xst E.33Copyright (c) 1995-2001 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to .CPU : 0.00 / 0.22 s | Elapsed : 0.00 / 1.00 s --> Parameter overwrite set to YESCPU : 0.00 / 0.22 s | Elapsed : 0.00 / 1.00 s --> =========================================================================---- Source ParametersInput Format                       : VERILOGInput File Name                    : buzz1.prj---- Target ParametersTarget Device                      : XC9500Output File Name                   : buzz1Output Format                      : NGCTarget Technology                  : 9500---- Source OptionsTop Module Name                    : buzz1Automatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Flip-Flop Type                 : DMux Extraction                     : YESResource Sharing                   : YESComplex Clock Enable Extraction    : YES---- Target OptionsAdd IO Buffers                     : YESEquivalent register Removal        : YESMacro Generator                    : AutoMACRO Preserve                     : YESXOR Preserve                       : YES---- General OptionsOptimization Criterion             : SpeedOptimization Effort                : 1Check Attribute Syntax             : YESKeep Hierarchy                     : YES---- Other Optionswysiwyg                            : NO========================================================================= Compiling source file : buzz1.prjCompiling included source file 'buzz1.v'Module <buzz1> compiled.Continuing compilation of source file 'buzz1.prj'Compiling included source file 'd:/Xilinx_WebPACK/verilog/src/iSE/unisim_comp.v'Continuing compilation of source file 'buzz1.prj'No errors in compilationAnalysis of file <buzz1.prj> succeeded.  Starting Verilog synthesis. Analyzing top module <buzz1>.Module <buzz1> is correct for synthesis.Synthesizing Unit <buzz1>.    Related source file is buzz1.v.    Found 20-bit comparator equal for signal <$n0017> created at line 13.    Found 20-bit adder for signal <$old_counter_1>.    Found 1-bit register for signal <buzzout_reg>.    Found 20-bit register for signal <counter>.    Summary:	inferred  21 D-type flip-flop(s).	inferred   1 Adder/Subtracter(s).	inferred   1 Comparator(s).Unit <buzz1> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 2  20-bit register                  : 1  1-bit register                   : 1# Adders/Subtractors               : 1  20-bit adder                     : 1# Comparators                      : 1  20-bit comparator equal          : 1=========================================================================Starting low level synthesis...Optimizing unit <buzz1> ...=========================================================================Final ResultsOutput File Name                   : buzz1Output Format                      : NGCOptimization Criterion             : SpeedTarget Technology                  : 9500Keep Hierarchy                     : YESMacro Preserve                     : YESMacro Generation                   : AutoXOR Preserve                       : YESMacro Statistics# Xors                             : 39  1-bit xor2                       : 39Design Statistics# Edif Instances                   : 390# I/Os                             : 18=========================================================================CPU : 3.90 / 4.12 s | Elapsed : 3.00 / 4.00 s --> EXEWRAP detected that program 'D:/Xilinx_WebPACK/bin/nt/xst.exe' completed successfully.Done: completed successfully.

Starting: 'exewrap -tapkeep -mode pipe -tcl -command d:/Xilinx_WebPACK/data/projnav/_edfTOngd.tcl _ngdbld.rsp buzz1 ngdbuild.rsp'


Creating TCL ProcessStarting: 'ngdbuild -f ngdbuild.rsp'Release 4.1WP3.x - ngdbuild E.33Copyright (c) 1995-2001 Xilinx, Inc.  All rights reserved.Command Line: ngdbuild -dd _ngo -uc buzz1.ucf -p XC9500 buzz1.ngc buzz1.ngd Reading NGO file "F:/    /Xilinx/buzz/buzz1.ngc" ...Reading component libraries for design expansion...Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_1"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_1 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_10"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_10 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_11"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_11 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_12"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_12 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_13"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_13 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_14"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_14 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_15"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_15 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_16"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_16 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_17"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_17 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_18"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_18 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_19"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_19 : All styles   for SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_2"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_2 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_3"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_3 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_4"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_4 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_5"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_5 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_6"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_6 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_7"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_7 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_8"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_8 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Madd__old_counter_1_Mxor_Result_9"...WARNING:LBEngine:353 - Module Madd__old_counter_1_Mxor_Result_9 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0018"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0018 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0019"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0019 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0020"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0020 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0021"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0021 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0022"...WARNING:LBEngine:353 - Module Mcompar__n0017_Mxor__n0022 : All styles for   SIMPLE_GATES are implemented identically  for the XC9500 family.Running LogiBLOX expansion on symbol "Mcompar__n0017_Mxor__n0023"...

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91久久精品日日躁夜夜躁欧美| 成人91在线观看| 久久国产精品72免费观看| 国产精品99久久不卡二区| 欧美系列日韩一区| 欧美激情一二三区| 日本亚洲电影天堂| 欧美性色aⅴ视频一区日韩精品| 欧美精品一区二区三区高清aⅴ| 亚洲激情图片qvod| 成人黄色777网| 久久综合狠狠综合久久综合88 | 欧美影视一区二区三区| 久久久亚洲午夜电影| 久久国产成人午夜av影院| 欧美日韩国产系列| 一区二区三区中文字幕精品精品| 国产精品自拍毛片| 欧美一区二区精品| 香蕉成人伊视频在线观看| 91视频精品在这里| 国产精品福利在线播放| 成人永久看片免费视频天堂| 日韩精品资源二区在线| 青青草视频一区| 欧美日韩一区二区三区在线| 国产精品国产三级国产三级人妇 | 蜜桃精品在线观看| 91麻豆精品国产91久久久使用方法| 亚洲欧洲国产日韩| 丁香六月久久综合狠狠色| www国产成人| 久久精品国产色蜜蜜麻豆| 欧美日韩一本到| 亚洲免费资源在线播放| 成人丝袜18视频在线观看| 久久精品人人做人人爽97| 久久狠狠亚洲综合| 欧美一区二区在线看| 亚洲男帅同性gay1069| 成人国产精品免费| 亚洲色图清纯唯美| 欧美亚洲高清一区| 亚洲va欧美va国产va天堂影院| 欧美无砖专区一中文字| 亚洲国产一区视频| 日韩亚洲欧美成人一区| 精品一区二区三区久久久| 欧美成人精品福利| 丰满岳乱妇一区二区三区 | 日韩欧美国产一区二区三区| 美女在线观看视频一区二区| 欧美精品一区二区三区四区| 成人黄色av电影| 亚洲一区在线视频| 日韩欧美电影在线| 国产成人丝袜美腿| 一区二区三区在线视频观看| 欧美日本国产一区| 国产·精品毛片| 亚洲一区二区综合| 欧美精品一区二区高清在线观看| 国产成人免费在线观看不卡| 国产欧美视频在线观看| 色香蕉成人二区免费| 亚洲精品乱码久久久久久黑人| 欧美一a一片一级一片| 日韩av在线播放中文字幕| 欧美精品一区二区三区蜜臀| 国产成人三级在线观看| 亚洲综合一区二区| 久久久久久一二三区| 91成人网在线| 毛片一区二区三区| 国产精品毛片高清在线完整版| 在线视频亚洲一区| 免费一区二区视频| 国产精品麻豆一区二区| 日韩午夜激情电影| 在线看不卡av| 国产**成人网毛片九色 | 亚洲视频一区二区免费在线观看 | av电影在线观看不卡| 亚洲激情一二三区| 精品福利av导航| 91女人视频在线观看| 久久草av在线| 亚洲图片一区二区| 中文字幕中文字幕一区| 日韩三级.com| 欧美日韩久久一区二区| 波多野结衣中文字幕一区| 日本欧美一区二区三区| 玉米视频成人免费看| 国产亚洲综合av| 欧美日韩成人在线一区| 91色porny在线视频| 国产精品1区2区3区在线观看| 国产精品久久久久婷婷二区次| 91精品蜜臀在线一区尤物| 在线免费观看视频一区| 成人少妇影院yyyy| 国产成人免费视频网站高清观看视频| 午夜不卡av在线| 亚洲一区二区三区在线看| 亚洲私人黄色宅男| 国产精品久久久久久亚洲毛片| 精品国精品自拍自在线| 91精品午夜视频| 欧美日韩国产影片| 欧美日韩黄色一区二区| 欧美日韩三级在线| 欧美性色综合网| 欧美性大战xxxxx久久久| 91久久线看在观草草青青| 91日韩精品一区| 色播五月激情综合网| 91久久精品一区二区三| 在线观看91视频| 欧美日韩亚洲另类| 欧美日韩国产123区| 欧美精品成人一区二区三区四区| 欧美性大战xxxxx久久久| 欧美日韩一区二区三区视频| 色综合天天综合网天天狠天天| 99re这里只有精品首页| 99久久99久久精品国产片果冻| www.亚洲免费av| 国产suv一区二区三区88区| 国产成人a级片| 99国产精品99久久久久久| 不卡一卡二卡三乱码免费网站| 国产大陆a不卡| 91在线视频在线| 在线亚洲一区观看| 91精品福利视频| 91国内精品野花午夜精品| 色综合视频一区二区三区高清| 91麻豆国产香蕉久久精品| 色综合色狠狠综合色| 99久久综合99久久综合网站| 色婷婷综合久久久中文字幕| 欧美综合色免费| 日韩一级大片在线观看| 久久精品日韩一区二区三区| 成人免费一区二区三区视频| 一区二区三区蜜桃| 蜜臂av日日欢夜夜爽一区| 久久av资源站| 99精品视频在线播放观看| 欧美影视一区二区三区| www国产亚洲精品久久麻豆| 亚洲美女免费视频| 奇米影视7777精品一区二区| 国产91丝袜在线观看| 欧美性色黄大片| 国产欧美日韩在线看| 一区二区成人在线观看| 奇米亚洲午夜久久精品| 国产成人精品综合在线观看 | 国产欧美一区二区三区在线看蜜臀 | 99久久综合国产精品| 欧美人伦禁忌dvd放荡欲情| 久久久精品国产免大香伊| 国产精品久久久久四虎| 免费欧美日韩国产三级电影| 不卡视频一二三| 日韩一区二区在线观看视频播放| 国产精品视频在线看| 亚洲成国产人片在线观看| 激情文学综合丁香| 欧美午夜不卡视频| 国产肉丝袜一区二区| 亚洲国产成人va在线观看天堂| 精品无人区卡一卡二卡三乱码免费卡| 成人高清在线视频| 91精品一区二区三区久久久久久| 久久新电视剧免费观看| 中文字幕av资源一区| 韩日av一区二区| 色综合久久久久网| 国产精品美女视频| 国产毛片精品国产一区二区三区| 在线播放中文字幕一区| 亚洲伦在线观看| www.色精品| 国产午夜精品久久| 国内精品久久久久影院色| 欧美日韩一区二区三区不卡| 综合色中文字幕| 成人精品免费网站| 日韩一级黄色大片| 日韩国产欧美一区二区三区| av在线免费不卡| 精品国产乱码91久久久久久网站| 天天操天天干天天综合网| 99久久99久久久精品齐齐| wwwwxxxxx欧美| 精油按摩中文字幕久久| 6080国产精品一区二区|