亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? alarm_set.rpt

?? VDHL的簡(jiǎn)單DEMO演示
?? RPT
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):
Project Information            d:\my work\fpga\13_1908\vhdlcoder\alarm_set.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/14/2008 10:16:42

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ALARM_SET


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

alarm_set
      EPF10K10LC84-3       7      17     0    0         0  %    42       7  %

User Pins:                 7      17     0  



Project Information            d:\my work\fpga\13_1908\vhdlcoder\alarm_set.rpt

** FILE HIERARCHY **



|lpm_add_sub:203|
|lpm_add_sub:203|addcore:adder|
|lpm_add_sub:203|altshift:result_ext_latency_ffs|
|lpm_add_sub:203|altshift:carry_ext_latency_ffs|
|lpm_add_sub:203|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:370|
|lpm_add_sub:370|addcore:adder|
|lpm_add_sub:370|altshift:result_ext_latency_ffs|
|lpm_add_sub:370|altshift:carry_ext_latency_ffs|
|lpm_add_sub:370|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:528|
|lpm_add_sub:528|addcore:adder|
|lpm_add_sub:528|altshift:result_ext_latency_ffs|
|lpm_add_sub:528|altshift:carry_ext_latency_ffs|
|lpm_add_sub:528|altshift:oflow_ext_latency_ffs|


Device-Specific Information:   d:\my work\fpga\13_1908\vhdlcoder\alarm_set.rpt
alarm_set

***** Logic for device 'alarm_set' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R        s  R     R  R  R  R     O     
                E  E  E  E  E  E  E     E        e  E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        c  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E        _  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R        t  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  r  h  u  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  s  z  n  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  1  e  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | sec5 
      #TDI | 15                                                              71 | sec4 
  RESERVED | 16                                                              70 | sec2 
  RESERVED | 17                                                              69 | sec0 
  RESERVED | 18                                                              68 | GNDINT 
      sec3 | 19                                                              67 | min2 
    VCCINT | 20                                                              66 | min3 
      min0 | 21                                                              65 | min4 
     alarm | 22                        EPF10K10LC84-3                        64 | min1 
  RESERVED | 23                                                              63 | VCCINT 
      min5 | 24                                                              62 | hour3 
  RESERVED | 25                                                              61 | hour4 
    GNDINT | 26                                                              60 | hour1 
  RESERVED | 27                                                              59 | hour2 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  h  o  m  V  G  R  R  R  s  h  R  R  
                C  n  E  E  E  E  E  C  N  o  k  i  C  N  E  E  E  e  o  E  E  
                C  C  S  S  S  S  S  C  D  u     n  C  D  S  S  S  c  u  S  S  
                I  O  E  E  E  E  E  I  I  r     _  I  I  E  E  E  1  r  E  E  
                N  N  R  R  R  R  R  N  N  _     t  N  N  R  R  R     0  R  R  
                T  F  V  V  V  V  V  T  T  t     u  T  T  V  V  V        V  V  
                   I  E  E  E  E  E        u     n        E  E  E        E  E  
                   G  D  D  D  D  D        n     e        D  D  D        D  D  
                                           e                                   
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:   d:\my work\fpga\13_1908\vhdlcoder\alarm_set.rpt
alarm_set

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A16      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       6/22( 27%)   
A17      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    1/2       5/22( 22%)   
B15      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       6/22( 27%)   
B21      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    1/2       5/22( 22%)   
C18      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
C21      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            18/53     ( 33%)
Total logic cells used:                         42/576    (  7%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.52/4    ( 88%)
Total fan-in:                                 148/2304    (  6%)

Total input pins required:                       7
Total input I/O cell registers required:         0
Total output pins required:                     17
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     42
Total flipflops required:                       17
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         5/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   0   0   0   0   0   0   0     16/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   8   0   0   0     16/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   2   0   0   0     10/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   8   8   0   0  10   0   0   0     42/0  



Device-Specific Information:   d:\my work\fpga\13_1908\vhdlcoder\alarm_set.rpt
alarm_set

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  22      -     -    B    --      INPUT                0    0    0    1  alarm
  42      -     -    -    --      INPUT                0    0    0    7  hour_tune
   1      -     -    -    --      INPUT  G             0    0    0    0  hz1
  44      -     -    -    --      INPUT                0    0    0    7  min_tune
  43      -     -    -    --      INPUT                0    0    0    1  ok
   2      -     -    -    --      INPUT  G             0    0    0    0  rst
  84      -     -    -    --      INPUT                0    0    0    7  sec_tune


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:   d:\my work\fpga\13_1908\vhdlcoder\alarm_set.rpt
alarm_set

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  51      -     -    -    18     OUTPUT                0    1    0    0  hour0
  60      -     -    C    --     OUTPUT                0    1    0    0  hour1
  59      -     -    C    --     OUTPUT                0    1    0    0  hour2
  62      -     -    C    --     OUTPUT                0    1    0    0  hour3
  61      -     -    C    --     OUTPUT                0    1    0    0  hour4
  21      -     -    B    --     OUTPUT                0    1    0    0  min0
  64      -     -    B    --     OUTPUT                0    1    0    0  min1
  67      -     -    B    --     OUTPUT                0    1    0    0  min2
  66      -     -    B    --     OUTPUT                0    1    0    0  min3
  65      -     -    B    --     OUTPUT                0    1    0    0  min4
  24      -     -    B    --     OUTPUT                0    1    0    0  min5
  69      -     -    A    --     OUTPUT                0    1    0    0  sec0
  50      -     -    -    17     OUTPUT                0    1    0    0  sec1
  70      -     -    A    --     OUTPUT                0    1    0    0  sec2
  19      -     -    A    --     OUTPUT                0    1    0    0  sec3
  71      -     -    A    --     OUTPUT                0    1    0    0  sec4
  72      -     -    A    --     OUTPUT                0    1    0    0  sec5


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:   d:\my work\fpga\13_1908\vhdlcoder\alarm_set.rpt
alarm_set

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      1     -    A    16        OR2        !       0    2    0    3  |LPM_ADD_SUB:203|addcore:adder|:67

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美专区日韩专区| 欧美撒尿777hd撒尿| 人人超碰91尤物精品国产| 一区二区三区高清在线| 亚洲视频精选在线| 日韩理论片中文av| 亚洲欧美色一区| 一区二区三区加勒比av| 亚洲制服丝袜av| 国产精品―色哟哟| 2024国产精品视频| 亚洲国产精品ⅴa在线观看| 日韩欧美在线观看一区二区三区| 日韩午夜激情av| 精品精品国产高清一毛片一天堂| 精品人在线二区三区| 欧美日韩国产免费| 欧美性大战久久久| 日韩欧美国产一二三区| 精品国产91亚洲一区二区三区婷婷| 精品国产制服丝袜高跟| 国产精品色在线| 婷婷综合另类小说色区| 韩国三级中文字幕hd久久精品| 国产永久精品大片wwwapp| 懂色中文一区二区在线播放| 91原创在线视频| 精品国产亚洲在线| 中文字幕欧美一区| 免费在线观看视频一区| www.欧美色图| 欧美一区二区人人喊爽| 国产精品理伦片| 日韩av电影天堂| 91在线免费播放| 欧美精品免费视频| 国产女主播在线一区二区| 香蕉成人啪国产精品视频综合网| 国产激情视频一区二区在线观看| 国产二区国产一区在线观看| 欧美日韩国产精选| 国产精品国产三级国产| 国产精品99久久久久| 在线电影欧美成精品| 一区二区三区在线视频观看58| 黄页视频在线91| 在线综合+亚洲+欧美中文字幕| 亚洲精品免费在线| 99精品国产热久久91蜜凸| 7777精品伊人久久久大香线蕉的 | 日韩无一区二区| 国产精品久久久久久久蜜臀| 日本vs亚洲vs韩国一区三区| 91亚洲大成网污www| 中文字幕一区二区视频| 成人久久久精品乱码一区二区三区| 日韩一级欧美一级| 久久超碰97中文字幕| 欧美一区二区视频免费观看| 美女久久久精品| 国产日本亚洲高清| 91尤物视频在线观看| 亚洲午夜国产一区99re久久| 3d动漫精品啪啪| 国产成人av一区二区| 亚洲卡通欧美制服中文| 日韩欧美国产综合在线一区二区三区| 国产精品一品二品| 亚洲精品国产无天堂网2021| 欧美一区二区黄色| 国产精品一区专区| 美女在线观看视频一区二区| 久久综合九色欧美综合狠狠 | 国产真实乱对白精彩久久| 久久久久国产精品麻豆| 在线一区二区三区| 久久国产精品无码网站| 亚洲精品成人精品456| 精品精品欲导航| 在线观看国产91| 国产一区不卡视频| 日本免费在线视频不卡一不卡二| 国产女人aaa级久久久级| 在线不卡的av| 色哟哟精品一区| 成人一区在线观看| 国产精品正在播放| 美女尤物国产一区| 视频精品一区二区| 亚洲成在人线在线播放| 亚洲欧美中日韩| 久久久久高清精品| 久久精品一区蜜桃臀影院| 91精品国产91久久久久久最新毛片| 成人激情免费电影网址| 国产69精品久久久久毛片| 国产一区二区不卡| 国模套图日韩精品一区二区| 免费三级欧美电影| 午夜精品久久久久久久久久 | 国产美女在线观看一区| 久久精品av麻豆的观看方式| 日本不卡免费在线视频| 午夜精品免费在线| 免费一级片91| 国产美女精品人人做人人爽| 国产精品一区一区三区| 国产一区91精品张津瑜| 国产精品综合网| 成人午夜av影视| 91精品91久久久中77777| 欧美视频第二页| 91精品一区二区三区久久久久久 | 国产欧美日本一区二区三区| 精品国精品自拍自在线| 欧美国产精品v| 亚洲青青青在线视频| 无码av中文一区二区三区桃花岛| 午夜精品久久久久久不卡8050| 人人爽香蕉精品| eeuss鲁一区二区三区| 欧洲一区二区三区免费视频| 欧美成人女星排名| 亚洲手机成人高清视频| 久久精品免费看| 91在线国产观看| 精品国产亚洲在线| 亚洲永久免费av| 国内精品写真在线观看| 在线观看日韩毛片| 国产亚洲欧美一区在线观看| 日韩精品一二三区| 国产91丝袜在线播放九色| 色综合婷婷久久| 久久精品日产第一区二区三区高清版| 中文字幕一区在线| 国产精品一区二区黑丝| 欧美一区二区免费观在线| 亚洲久草在线视频| 成+人+亚洲+综合天堂| 精品对白一区国产伦| 一区二区三区小说| 成人国产在线观看| 精品久久久久久久久久久久包黑料 | 久久网这里都是精品| 视频一区在线播放| 欧美精品乱码久久久久久| 亚洲免费在线视频一区 二区| 国产91丝袜在线18| 久久先锋影音av| 国产美女在线精品| 精品成人一区二区三区四区| 蜜臀久久99精品久久久画质超高清| 一本一道久久a久久精品综合蜜臀| 中文字幕av在线一区二区三区| 国产91精品一区二区| 国产日韩欧美不卡在线| 日av在线不卡| 欧美成人艳星乳罩| 国产福利视频一区二区三区| 精品国产一区二区三区不卡| 精品一区二区成人精品| 日韩一区和二区| 久久99精品国产麻豆不卡| 91精品国产色综合久久久蜜香臀| 亚洲国产美女搞黄色| 精品国产不卡一区二区三区| 国产高清无密码一区二区三区| 亚洲国产精品欧美一二99| 欧美亚洲国产一区在线观看网站| 蜜桃在线一区二区三区| 日韩精品一区二区三区四区 | 制服丝袜亚洲网站| 午夜伊人狠狠久久| 欧美成人猛片aaaaaaa| 成人在线综合网| 一区二区三区在线观看国产 | 欧美高清dvd| 国产一区二区三区免费在线观看 | 美女一区二区久久| 国产精品久久久久久妇女6080| 在线视频国内自拍亚洲视频| 午夜日韩在线电影| 欧美国产丝袜视频| 欧美群妇大交群的观看方式 | 欧美系列一区二区| 国产精品一区二区三区99| 亚洲国产人成综合网站| 欧美精品一区二区久久久| 91成人在线观看喷潮| 国产精品一区二区黑丝| 日韩国产一区二| 亚洲三级在线播放| 中文字幕免费观看一区| 欧美国产综合一区二区| 久久色中文字幕| 欧美日韩国产高清一区二区三区| 成人app下载| 日一区二区三区| 亚洲成人激情自拍|